Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.5555/1870926.1871047acmconferencesArticle/Chapter ViewAbstractPublication PagesdateConference Proceedingsconference-collections
research-article

A power optimization method for CMOS op-amps using sub-space based geometric programming

Published: 08 March 2010 Publication History

Abstract

A new sub-space max-monomial modeling scheme for CMOS transistors in sub-micron technologies is proposed to improve the modeling accuracy. Major electrical parameters of CMOS transistors in each sub-space from the design space are modeled with max-monomials. This approach is demonstrated to have a better accuracy for sub-micron technologies than single-space models. Sub-space modeling based geometric programming power optimization has been successfully applied to three different op-amps in 0.18μm technology. HSPICE simulation results show that sub-space modeling based GP optimization can allow efficient and accurate analog design. Computational effort can be managed to an acceptable level when searching sub-spaces for transistors by using practical constraints. An efficient scheme in dealing with non-convex constraint inherent in Kirchhoff's voltage law is suggested in this paper. By using this scheme, the non-convex constraint, such as posynomial equality, can be relaxed to a convex constraint without affecting the result.

References

[1]
P. Mandal, V. Visvanathan, "CMOS Op-Amp sizing using a geometric programming formulation," IEEE Trans. Computer-Aided Design of Integrated Circuits and Systems, vol. 20, pp. 22--38, January 2001.
[2]
M. Hershenson, S. Boyd, T. Lee, "Optimal design of a CMOS op-amp via geometric programming," IEEE Trans. Computer-Aided Design of Integrated Circuits and Systems, vol. 20, pp. 1--21. January 2001.
[3]
J. Vanderhaegen, R. W. Brodersen, "Automated design of operational transconductance amplifiers using reversed geometric programming," in Proc. 41st IEEE/ACM Design Automation Conference (DAC), San Diego, USA, 2004, pp. 133--138.
[4]
P. Aguirre, F. Silveira, "CMOS op-amp power optimization in all regions of inversion using geometric programming," in Proc. 21st Symposium on Integrated Circuits ans System Design, Gramado, Brazil, 2008, pp. 152--157.
[5]
M. Hershenson, "Design of pipline analog-to-digital converters via geometric programming," in Proc. of ICCAD, San Jose, USA, 2002, pp. 317--324.
[6]
J. Lee, G. Hatcher, L. Vandenberghe, C. Yang, "Evaluation of fully-integrated switching regulator for CMOS process technologies," IEEE Trans. Very Large Scale Integration (VLSI) Systems, vol. 15, pp. 1017--1027, September 2007.
[7]
J. Kim, J. Lee, L. Vandengerghe, C. Yang, "Techniques for improving the accuracy of geometric-programming based analog circuit design optimization," in Proc. IEEE/ACM Computer Aided Design (ICCAD), San Jose, USA, 2004, pp. 863--870.
[8]
V. Aggarwal, U. O'Reilly, "Simulation-based reusable posynomial models for MOS transistor parameters," in Proc. Design, Automation and Test in Europe, Nice, France, 2007, pp. 69--74.
[9]
S. Boyd, S. J. Kim, L. Vandenberghe, A. Hassibi, "A tutorial on geometric programming," Optimization and Engineering, vol. 8, pp. 67--127, March 2007.
[10]
M. Mutacipc, K. Koh, S. Kim, S. Boyd, "A matlab toolbox for geometric programming," http://stanford.edu/~boyd/ggplab, downloaded on March 2008.
[11]
J. Kim, "Error reduction techniques in geometric programming based mixed-mode circuit design optimization," Master thesis, Department of Electrical Engineering, University of California, USA, 2004.
[12]
A. Lopez-Martin, R. G. Carvajal, E. Lopez-Morillo, L. Acosta, T. Snchez-Rodriguez, C. Rubia-Marcos, J. Ramirez-Angulo, "Low-voltage power-efficient amplifiers for emerging applications," Analog Circuit Design, Springer Netherlands, 2008, pp. 147--165.

Cited By

View all
  • (2016)Soft computing-based approach for optimal design of on-chip comparator and folded-cascode op-amp using colliding bodies optimizationInternational Journal of Numerical Modelling: Electronic Networks, Devices and Fields10.1002/jnm.215229:5(873-896)Online publication date: 1-Sep-2016
  • (2013)Automatic circuit sizing technique for the analog circuits with flexible TFTs considering process variation and bending effectsProceedings of the Conference on Design, Automation and Test in Europe10.5555/2485288.2485634(1458-1461)Online publication date: 18-Mar-2013
  • (2013)LASERProceedings of the 23rd ACM international conference on Great lakes symposium on VLSI10.1145/2483028.2483071(107-112)Online publication date: 2-May-2013

Recommendations

Comments

Information & Contributors

Information

Published In

cover image ACM Conferences
DATE '10: Proceedings of the Conference on Design, Automation and Test in Europe
March 2010
1868 pages
ISBN:9783981080162

Sponsors

  • EDAA: European Design Automation Association
  • ECSI
  • EDAC: Electronic Design Automation Consortium
  • SIGDA: ACM Special Interest Group on Design Automation
  • The IEEE Computer Society TTTC
  • The IEEE Computer Society DATC
  • The Russian Academy of Sciences: The Russian Academy of Sciences

Publisher

European Design and Automation Association

Leuven, Belgium

Publication History

Published: 08 March 2010

Check for updates

Author Tags

  1. CMOS op-amps
  2. geometric programming
  3. monomial
  4. posynomial
  5. power optimization

Qualifiers

  • Research-article

Conference

DATE '10
Sponsor:
  • EDAA
  • EDAC
  • SIGDA
  • The Russian Academy of Sciences
DATE '10: Design, Automation and Test in Europe
March 8 - 12, 2010
Germany, Dresden

Acceptance Rates

Overall Acceptance Rate 518 of 1,794 submissions, 29%

Upcoming Conference

DATE '25
Design, Automation and Test in Europe
March 31 - April 2, 2025
Lyon , France

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)2
  • Downloads (Last 6 weeks)0
Reflects downloads up to 22 Dec 2024

Other Metrics

Citations

Cited By

View all
  • (2016)Soft computing-based approach for optimal design of on-chip comparator and folded-cascode op-amp using colliding bodies optimizationInternational Journal of Numerical Modelling: Electronic Networks, Devices and Fields10.1002/jnm.215229:5(873-896)Online publication date: 1-Sep-2016
  • (2013)Automatic circuit sizing technique for the analog circuits with flexible TFTs considering process variation and bending effectsProceedings of the Conference on Design, Automation and Test in Europe10.5555/2485288.2485634(1458-1461)Online publication date: 18-Mar-2013
  • (2013)LASERProceedings of the 23rd ACM international conference on Great lakes symposium on VLSI10.1145/2483028.2483071(107-112)Online publication date: 2-May-2013

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media