Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.5555/1874620.1874795acmconferencesArticle/Chapter ViewAbstractPublication PagesdateConference Proceedingsconference-collections
research-article

Improved performance and variation modelling for hierarchical-based optimisation of analogue integrated circuits

Published: 20 April 2009 Publication History
  • Get Citation Alerts
  • Abstract

    A new approach in hierarchical optimisation is presented which is capable of optimising both the performance and yield of an analogue design. Performance and yield trade offs are analysed using a combination of multi-objective evolutionary algorithms and Monte Carlo simulations. A behavioural model that combines the performance and variation for a given circuit topology is developed which can be used to optimise the system level structure. The approach enables top-down system optimisation, not only for performance but also for yield. The model has been developed in Verilog-A and tested extensively with practical designs using the Spectre simulator. A performance and variation model of a 5 stage voltage controlled ring oscillator has been developed and a PLL design is used to demonstrate hierarchical optimisation at the system level. The results have been verified with transistor level simulations and suggest that an accurate performance and yield prediction can be achieved with the proposed algorithm.

    References

    [1]
    B. De Smedt and G. Gielen, "Watson: design space boundary exploration and model generation for analogue and rfic design," Computer-Aided Design of Integrated Circuits and Systems, IEEE Transaction on, vol. 22, no. 2, pp. 213--224, Feb. 2003.
    [2]
    Stehr G., Graeb H., and Antreich K., "Performance trade-off analysis of analog circuits by normal-boundary intersection.," in Proc. Of Design Automation Conferenc 2003, pp. 958--963.
    [3]
    M. Krasnicki, R. Phelps, J. R. Hellums, M. McClung, R. A Rutenbar and L. Richard Carley, "ASF: a practical simulation-based methodology for the synthesis of custom analogue circuits," in Proc. ICCAD 2001, pp 350--357.
    [4]
    B. D. Smedt, G. Gielen, "HOLMES: Capturing the yield-optimized design space boundaries of analogue and RF Integrated Circuits." In Proc. Of the Design, Automation and Test in Europe Conference and Exhibition, 2003.
    [5]
    Tiwary S. K., R. R. M. T., "Pareto Optimal Modeling for Efficient PLL Optimization," in Technical Proceeding, 2004 NSTI Nanotechnology conference and Trade Show, 2004.
    [6]
    J. Zou, D. Mueller, H. Graeb, U. Schlichtmann, "A cppll hierarchical optimization methodology considering jitter, power and locking time," in Proc. 43rd ACM/IEEE Design Automation Conference, 24--28 July 2006, pp. 19--24.
    [7]
    J. Zou, D. Mueller, H. Graeb, U. Schlichtmann, E. Hennig and R. Sommer, "Pareto-front computation and automatic sizing of cpplls," in Proc. 8th International Symposium on Quality Electronic Design ISQED '07, 26--28 March 2007, pp. 481--486.
    [8]
    H. Liu, A. Singhee, R. Rutenbar and L. Carley, "Remembrance of circuits past: macromodeling by data mining in large analog design spaces," in Design Automation Conference, 2002. Proceedings. 39th , 10--14 June 2002, pp. 437--442.
    [9]
    Shao, J. and Harjani, R. "Macromodeling of analog circuits for hierarchical circuit design," In Proc. Of 1994 IEEE/ACM International Conference on Computer Aided Design, pp. 656--663.
    [10]
    S. Ali, R. Wilcock, and P. Wilson, "Behavioural performance and variation modelling for hierarchical-based analog integrated design," in in Proc. IEEE International Behavioural Modeling and Simulation Workshop BMAS 2008 (In Press).
    [11]
    T. Eeckelaert, T. McConaghy and G. Gielen, "Efficient multiobjective synthesis of analog circuits using hierarchical pareto-optimal performance hypersurfaces," in Proc. Design, Automation and Test in Europe, 2005, pp. 1070--1075.
    [12]
    K. Deb, Multi-Objective Optimization Using Evolutionary Algorithms, John Wiley & Sons Ltd, 2001.
    [13]
    K. Kundert, "Predicting the phase noise and jitter of PLL based frequency synthesizers," http://www.designer-guide.com

    Cited By

    View all
    • (2012)Verilog-AMS-PAMProceedings of the great lakes symposium on VLSI10.1145/2206781.2206866(351-356)Online publication date: 3-May-2012
    • (2010)Computation of yield-optimized Pareto fronts for analog integrated circuit specificationsProceedings of the Conference on Design, Automation and Test in Europe10.5555/1870926.1871192(1088-1093)Online publication date: 8-Mar-2010

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image ACM Conferences
    DATE '09: Proceedings of the Conference on Design, Automation and Test in Europe
    April 2009
    1776 pages
    ISBN:9783981080155

    Sponsors

    • EDAA: European Design Automation Association
    • ECSI
    • EDAC: Electronic Design Automation Consortium
    • SIGDA: ACM Special Interest Group on Design Automation
    • The IEEE Computer Society TTTC
    • The IEEE Computer Society DATC
    • The Russian Academy of Sciences: The Russian Academy of Sciences

    Publisher

    European Design and Automation Association

    Leuven, Belgium

    Publication History

    Published: 20 April 2009

    Check for updates

    Qualifiers

    • Research-article

    Conference

    DATE '09
    Sponsor:
    • EDAA
    • EDAC
    • SIGDA
    • The Russian Academy of Sciences

    Acceptance Rates

    Overall Acceptance Rate 518 of 1,794 submissions, 29%

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 26 Jul 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2012)Verilog-AMS-PAMProceedings of the great lakes symposium on VLSI10.1145/2206781.2206866(351-356)Online publication date: 3-May-2012
    • (2010)Computation of yield-optimized Pareto fronts for analog integrated circuit specificationsProceedings of the Conference on Design, Automation and Test in Europe10.5555/1870926.1871192(1088-1093)Online publication date: 8-Mar-2010

    View Options

    Get Access

    Login options

    View options

    PDF

    View or Download as a PDF file.

    PDF

    eReader

    View online with eReader.

    eReader

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media