


default search action
"An 8.5-ps Two-Stage Vernier Delay-Line Loop Shrinking Time-to-Digital ..."
Jie Zhang, Dongming Zhou (2018)
- Jie Zhang
, Dongming Zhou:
An 8.5-ps Two-Stage Vernier Delay-Line Loop Shrinking Time-to-Digital Converter in 130-nm Flash FPGA. IEEE Trans. Instrum. Meas. 67(2): 406-414 (2018)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.