Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

An integrated CAD system for algorithm-specific IC design

Published: 01 November 2006 Publication History

Abstract

LAGER is an integrated computer-aided design system for algorithm-specific integrated circuit design, targeted at applications such as speech processing, image processing, telecommunications, and robot control. LAGER provides user interfaces at behavioral, structural, and physical levels and allows easy integration of novel CAD tools. LAGER consists of a behavioral mapper and a silicon assembler. The behavioral mapper maps the behavior onto a parameterized structure to produce microcode and parameter values. The silicon assembler then translates the filled-out structural description into a physical layout, and, with the aid of simulation tools, the user can fine tune the data path by iterating this process. The silicon assembler can also be used without the behavioral mapper for high-sample-rate applications. A number of algorithm-specific ICs designed with LAGER have been fabricated and tested, and as examples, a robot arm controller chip and a real-time image segmentation chip are described

Cited By

View all
  • (2005)Pipelining with common operands for power-efficient linear systemsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2005.85714613:9(1023-1034)Online publication date: 1-Sep-2005
  • (2001)Low power pipelining of linear systemsProceedings of the 2001 international symposium on Low power electronics and design10.1145/383082.383141(225-230)Online publication date: 6-Aug-2001
  • (2000)Power minimization of functional units partially guarded computationProceedings of the 2000 international symposium on Low power electronics and design10.1145/344166.344549(131-136)Online publication date: 1-Aug-2000
  • Show More Cited By
  1. An integrated CAD system for algorithm-specific IC design

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 10, Issue 4
    November 2006
    144 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 November 2006

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 22 Sep 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2005)Pipelining with common operands for power-efficient linear systemsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2005.85714613:9(1023-1034)Online publication date: 1-Sep-2005
    • (2001)Low power pipelining of linear systemsProceedings of the 2001 international symposium on Low power electronics and design10.1145/383082.383141(225-230)Online publication date: 6-Aug-2001
    • (2000)Power minimization of functional units partially guarded computationProceedings of the 2000 international symposium on Low power electronics and design10.1145/344166.344549(131-136)Online publication date: 1-Aug-2000
    • (1998)Low Power VLSI Design Techniques - The Current StateIntegrated Computer-Aided Engineering10.5555/1275815.12758165:2(153-176)Online publication date: 1-Apr-1998
    • (1996)FADICProceedings of the 33rd annual Design Automation Conference10.1145/240518.240628(579-584)Online publication date: 1-Jun-1996
    • (1995)PHIDEOJournal of VLSI Signal Processing Systems10.5555/204151.28130159:1-2(89-104)Online publication date: 11-Jan-1995
    • (1995)DSP design tool requirements for embedded systemsJournal of VLSI Signal Processing Systems10.5555/204151.28130149:1-2(23-47)Online publication date: 11-Jan-1995
    • (1994)Minimization of memory traffic in high-level synthesisProceedings of the 31st annual Design Automation Conference10.1145/196244.196316(149-154)Online publication date: 6-Jun-1994
    • (1993)Experiences in functional validation of a high level synthesis systemProceedings of the 30th international Design Automation Conference10.1145/157485.164667(194-201)Online publication date: 1-Jul-1993
    • (1993)Design for Packageability-Early Consideration of Packaging from a VLSI Designer's ViewpointComputer10.1109/2.20651926:4(76-81)Online publication date: 1-Apr-1993
    • Show More Cited By

    View Options

    View options

    Get Access

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media