Abstract
Exploitation of data re-use in combination with the use of custom memory hierarchy that exploits the temporal locality of data accesses may introduce significant power savings, especially for dataintensive applications. The effect of the data-reuse decisions on the power dissipation but also on area and performance of multimedia applications realized on multiple embedded cores is explored. The interaction between the data-reuse decisions and the selection of a certain data-memory architecture model is also studied. As demonstrator a widely-used video processing algorithmic kernel, namely the full search motion estimation kernel, is used. Experimental results prove that improvements in both power and performance can be acquired, when the right combination of data memory architecture model and data-reuse transformation is selected.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
Similar content being viewed by others
References
A. P. Chandrakasan, R. W. Brodersen, Low Power Digital CMOS Design, Kluwer Academic Publishers, Boston, 1998.
F. Catthoor, S. Wuytack et al., Custom Memory Management Methodology, Kluwer Academic Publishers, Boston, 1998.
K. Masselos, F. Catthoor, H. De Man, and C.E. Goutis, and “Strategy for Power Efficient Design of Parallel Systems”, in IEEE Trans. on VLSI, vol. 7, No. 2, June 1999, pp. 258–265.
N. D. Zervas, K. Masselos, and C.E. Goutis, “Data-reuse exploration for lowpower realization of multimedia applications on embedded cores”, in Proc. of PATMOS’99, October 1999, pp. 71–80.
U. Eckhardt and R. Merker,“Hierarchical Algorithm Partitioning at System Level for an Improved Utilization of Memory Structures”, in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 18, No. 1, January 1999, pp. 14–23.
S. Wuytack, J.-P. Diguet, F. Catthoor, D. Moolenaar, and H. De Man “Formalized Methodology for Data Reuse Exploration for Low-Power Hierarchical Memory Mappings”, in IEEE Trans. on VLSI Systems, Vol. 6, No. 4, Dec. 1998, pp. 529–537.
L. Nachtergaele, B. Vanhoof, F. Catthoor, D. Moolenaar, and H De Man,“Systemlevel power optimazations of video codecs on embedded cores: a systematic approach”, Journal of VLSI Signal Processing Systems, Kluwer Academic Publishers, Boston, 1998.
P. Landman, Low power architectural design methodologies, Doctoral Dissertation, U.C. Berkeley, Aug. 1994.
J.M. Mulder, N.T. Quach, and M.J. Flynn,“An Area Model for On-Chip Memories and its Application”, IEEE Journal of Solid-State Circuits, Vol. SC26, No.1, Feb. 1991, pp.98–105.
V. Bhaskaran and K. Kostantinides, Image and Video Compression Standards, Kluwer Academic Publishers, Boston, 1998.
S. Y. Kung,“VLSI Array Processors”, Prentice Hall, Eaglewood Cliffs, 1988.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2000 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Soudris, D. et al. (2000). Data-Reuse and Parallel Embedded Architectures for Low-Power, Real-Time Multimedia Applications. In: Soudris, D., Pirsch, P., Barke, E. (eds) Integrated Circuit Design. PATMOS 2000. Lecture Notes in Computer Science, vol 1918. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-45373-3_26
Download citation
DOI: https://doi.org/10.1007/3-540-45373-3_26
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-41068-3
Online ISBN: 978-3-540-45373-4
eBook Packages: Springer Book Archive