Abstract
Clock distribution networks appear to be a.ected by combination of thermally and electrically related issues. A new methodology is presented in this paper that produces optimized sizes for critical wires, combining thermal and electrical analysis. In particular, its application to a clock network is reported, to show alleviation strategies to undesired Deep Submicron (DSM) effects.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
A. H. Ajami, M. Pedram, and K. Banerjee. Effects on non-uniform substrate temperature on the clock signal integrity in high performance designs. IEEE 2001 Custom Integrated Circuits Conference, 2001.
S. I. Assoc. International Technology Roadmap for Semiconductors. Technical report, 2001.
R. M. Averill et al. Chip integration methodology for the IBM S/390 G5 and G6 customm icroprocessors. IBM J. Res. Develop., 43(5/6), 1999.
M. Casu, M. Graziano, G. Masera, G. Piccinini, and M. Zamboni. Power supply bus sizing considering self-heating in bulk-to-soi migrated designs. PATMOS— Power And Timing Modeling, Optimization and Simulation, 2001.
D. Chen, E. Li, E. Rosenbaum, and S.-M. Kang. Interconnect thermal modeling for accurate simulation of circuit timing and reliability. IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, 19(2), 2000.
J. Cong, A. B. Kahng, D. Noice, N. Shirali, and S. H.-C. Yen. Analysis and justification of a simple, practical 2 1/2-D capacitance extraction methodology. Design Automation Conference, 1997.
Y. Ismail and E. Friedman. On-chip inductance in high speed integrated circuits. Kluwer Academic Publishers, Massachusetts, 2001.
M. Kamon, M. J. Tsuk, and J. K. White. FastHenry: A multiple accelerated 3-D inductance extraction program. IEEE Transactions on Microwave Theory and Techniques, 42(9), 1994.
W. H. Kao, C.-Y. Lo, M. Basel, and R. Singh. Parasitic extraction: Current state of the art and future trends. Proceedings of the IEEE, 89(5):729–739, 2001.
J. L. Maksiejewski. Evaluation of thermal characteristics of conductors under surge currents taking the skin effect into account. IEE Proc., 137(2):85–91, 1990.
K. Nabors and J. White. FastCap: A multiple accelerated 3-D capacitance extraction program. IEEE Transactions on Computer-Aided Design, 10(11), 1991.
M. M. Prono. Techniques for high speed interconnect design. Master thesis, University of Illinois at Chicago, 2001.
S. D. Systems. Thunder user’s manual. Technical report, 1993.
C.-C. Teng, Y.-K. Cheng, E. Rosenbaum, and S.-M. Kang. iTEM: A temperaturedependent electromigration reliability diagnosis tool. IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, 16(8), 1997.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2002 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Casu, M.R., Graziano, M., Masera, G., Piccinini, G., Prono, M.M., Zamboni, M. (2002). Clock Distribution Network Optimization under Self-Heating and Timing Constraints. In: Hochet, B., Acosta, A.J., Bellido, M.J. (eds) Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation. PATMOS 2002. Lecture Notes in Computer Science, vol 2451. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-45716-X_20
Download citation
DOI: https://doi.org/10.1007/3-540-45716-X_20
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-44143-4
Online ISBN: 978-3-540-45716-9
eBook Packages: Springer Book Archive