Abstract
Due to technology scaling, the trend for integrated circuits is towards higher power dissipation, higher frequency and lower supply voltages. As a result, the power supply current delivered through the on-chip power grid is increasing dramatically, which is recognized in the International Technology Roadmap for Semiconductors as a difficult challenge. Early power grid design and the addition of decoupling capacitance have become crucially important to control power-grid- induced noise. We show analytical relationships and simulation results that highlight key relationships between noise and technology parameters. The results underline trends in noise based on current roadmap predictions and reinforce the importance of early planning of global power grids.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
G. Bai and B. Static Timing Analysis Including Power Supply Noise Effect on Propagation Delay in VLSI Circuits. In Proc. Design Automation Conference, pages 295–300, Las Vegas, NV, June 2001.
K. Gala, V. Zolotov, R. Panda, B. Young, J. Wang, and D. Blaauw.On chip inductance modeling and analysis. In Proc. Design Automation Conference, Los Angeles, CA,June 2000.
V. Mehrotra, S. Nassif, D. Boning, and J. Chung. Modeling the effects of manufacturing variations on high-speed microprocessor interconnect performance. In Proceedings of IEDM, 1998.
S. R. Nassif and J. N. Kozhaya. Fast Power Grid Simulation. In Proc. Design Automation Conference, pages 156–161, Los Angeles, CA, June 2000.
Semiconductor Industry Association, http://public.itrs.net/Files/1999_SIA_Roadmap. The International Technology Roadmap for Semiconductors, 1999.
H. Su, S. Sapatnaker, and S. Nassif. An algorithm for optimal decoupling capacitor sizing and placement. In Proc. Internations Symposim on Physical Design, 2002.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2002 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Carballo, JA., Nassif, S.R. (2002). Impact of Technology in Power-Grid-Induced Noise. In: Hochet, B., Acosta, A.J., Bellido, M.J. (eds) Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation. PATMOS 2002. Lecture Notes in Computer Science, vol 2451. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-45716-X_5
Download citation
DOI: https://doi.org/10.1007/3-540-45716-X_5
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-44143-4
Online ISBN: 978-3-540-45716-9
eBook Packages: Springer Book Archive