References
Bangsaruntip S, Cohen G M, Majumdar A, et al. High performance and highly uniform gate-all-around silicon nanowire MOSFETs with wire size dependent scaling. In: Proceedings of 2009 IEEE International Electron Devices Meeting (IEDM), Baltimore, 2009. 1–4
Li M, Yeo K H, Suk S D, et al. Sub-10 nm gate-all-around CMOS nanowire transistors on bulk Si substrate. In: Proceedings of 2009 Symposium on VLSI Technology, Honolulu, 2009. 94–95
Mertens H, Ritzenthaler R, Hikavyy A, et al. Gate-all-around MOSFETs based on vertically stacked horizontal Si nanowires in a replacement metal gate process on bulk Si substrates. In: Proceedings of IEEE Symposium on VLSI Technology, Honolulu, 2016. 1–2
Zhang Z, Jiang X B, Wang R S, et al. Extraction of process variation parameters in FinFET technology based on compact modeling and characterization. IEEE Trans Electron Dev, 2018, 65: 847–854
Iwai H, Natori K, Shiraishi K, et al. Si nanowire FET and its modeling. Sci China Inf Sci, 2011, 54: 1004–1011
Zhuge J, Wang R S, Huang R, et al. Experimental investigation and design optimization guidelines of characteristic variability in silicon nanowire CMOS technology. In: Proceedings of 2009 IEEE International Electron Devices Meeting (IEDM), Baltimore, 2009. 1–4
Zhuge J, Tian Y, Wang R S, et al. High-performance Si nanowire transistors on fully Si bulk substrate from top-down approach: simulation and fabrication. IEEE Trans Nanotechnol, 2010, 9: 114–122
Liu Z H, Hu C, Huang J H, et al. Threshold voltage model for deep-submicrometer MOSFETs. IEEE Trans Electron Dev, 1993, 40: 86–95
Auth C P, Plummer J D. Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET’s. IEEE Electron Dev Lett, 1997, 18: 74–76
Acknowledgements
This work was supported in part by National Key Research and Development Plan (Grant No. 2016YFA0200504), National Science and Technology Major Project (Grant No. 2017ZX02315001-004), Program of National Natural Science Foundation of China (Grant Nos. 61421005, 61774012, 61574010), Beijing Innovation Center for Future Chips Foundation (Grant No. KYJJ2016008), and the 111 Project (Grant No. B18001).
Author information
Authors and Affiliations
Corresponding authors
Rights and permissions
About this article
Cite this article
Dong, X., Li, M., Zhang, W. et al. Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors. Sci. China Inf. Sci. 63, 209402 (2020). https://doi.org/10.1007/s11432-019-2658-x
Received:
Revised:
Accepted:
Published:
DOI: https://doi.org/10.1007/s11432-019-2658-x