Architecture and methodology of a SoPC with 3.25Gbps CDR based SERDES and 1Gbps dynamic phase alignment | IEEE Conference Publication | IEEE Xplore
  Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]