Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                

Evaluation and Control of Break-Even Time of Nonvolatile Static Random Access Memory Based on Spin-Transistor Architecture with Spin-Transfer-Torque Magnetic Tunnel Junctions

, and

Published 30 March 2012 Copyright (c) 2012 The Japan Society of Applied Physics
, , Citation Yusuke Shuto et al 2012 Jpn. J. Appl. Phys. 51 040212 DOI 10.1143/JJAP.51.040212

1347-4065/51/4R/040212

Abstract

The energy performance of a nonvolatile static random access memory (NV-SRAM) cell for power gating applications was quantitatively analyzed for the first time using the performance index of break-even time (BET). The NV-SRAM cell is based on spin-transistor architecture using ordinary metal–oxide–semiconductor field-effect transistors (MOSFETs) and spin-transfer-torque magnetic tunnel junctions (STT-MTJs), whose circuit representation of spin-transistor is referred to as a pseudo-spin-MOSFET (PS-MOSFET). The cell is configured with a standard six-transistor SRAM cell and two PS-MOSFETs. The NV-SRAM cell basically has a short BET of submicroseconds. Although the write (store) operation to the STT-MTJs causes an increase in the BET, it can be successfully reduced by the proposed power-aware bias-control for the PS-MOSFETs.

Export citation and abstract BibTeX RIS

10.1143/JJAP.51.040212