## POLITECNICO DI TORINO Repository ISTITUZIONALE

## Good practice guide on the graphene-based AC-QHE realization of the farad

**Original** 

Good practice guide on the graphene-based AC-QHE realization of the farad / Callegaro, Luca; Bauer, Stephan; Jeanneret, Blaise; Kruskopf, Mattias; Marzano, Martina; Ortolano, Massimo; Overney, Frederic. - ELETTRONICO. - (2022), pp. 1-48. [10.48550/arXiv.2205.04915]

Availability: This version is available at: 11583/2979006 since: 2023-06-01T11:21:28Z

Publisher:

Published DOI:10.48550/arXiv.2205.04915

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

Publisher copyright

(Article begins on next page)

## EMPIR Joint Research Project 18SIB07 GIQS Graphene Impedance Quantum Standard





# **Good Practice Guide Graphene-based AC-QHE** realization of the farad



ISBN: 978-88-945324-3-2

## Good practice guide on the graphene-based AC-QHE realization of the farad

Written and edited by:

Luca Callegaro<sup>3</sup>, Stephan Bauer<sup>1</sup>, Blaise Jeanneret<sup>5</sup>, Mattias Kruskopf<sup>1</sup>, Martina Marzano<sup>3</sup>, Massimo Ortolano<sup>10,3</sup>, Frédéric Overney<sup>5</sup>

Contributions from:



Cover page: Martina Marzano<sup>3</sup> ISBN: 978-88-945324-3-2 May 2022



This Good Practice Guide is a deliverable of the Joint Research Project EMPIR 18SIB07 GIQS: *Graphene Impedance Quantum Standard*. This project received funding from the European Metrology Programme for Innovation and Research (EMPIR) co-financed by the Participating States and from the European Unions' Horizon 2020 research and innovation programme.

## **Guide information**

## **What is this about?**

This guide provides information for the realization of the farad from the quantum Hall resistance in graphene devices by using digital impedance bridges.

### **Who is it for?**

This guide is for researchers active in electrical metrology (national metrology institutes, calibration centers, metrology laboratories in the academy) who need to perform impedance measurements traceable to the International System of Units.

### **What is its purpose?**

This guide provides a detailed description of how to set up a laboratory to perform measurements of artifact capacitance standards in terms of the quantized Hall resistance in graphene devices. The fabrication and characterization of graphene quantum Hall effect devices, the cryogenic environment required to achieve the quantization conditions, the digital impedance bridges and calibration procedures are reported.

### **What is the prerequired knowledge?**

This guide is for users in research and industry who have experience with and access to the advanced techniques described herein. It is targeted at researchers having experience in electrical metrology.

## **Contents**

## **List of Figures**

## **List of Tables**





## **List of Figures**



## **List of Tables**



## **Introduction**

*GIQS - Graphene Impedance Quantum Standard* [\[ \]](#page-42-0) is a three-year Joint Research Project (code 18SIB07) of the European Metrology Programme for Innovation and Research (EMPIR).

The aim of GIQS is to enable an economically efficient traceability of measurements of impedance quantities (resistance, capacitance, inductance) to the defining constants (the Planck constant and the elementary charge) of the revised International System of Units (SI). New and easier to operate measurement bridges, convenient and easier to use graphene quantum standards, cryogenic systems, and methods to combine them will be developed.

The overall objective of GIQS is to combine novel digital impedance measurement bridges with graphene-based ac quantized Hall resistance standards in a simplified cryogenic environment, and disseminate the technology to national metrology institutes, calibration centers, research institutions and industry. Specific objectives are:

- To optimize graphene devices for their use in the ac regime under relaxed experimental conditions (temperature of 4 K or higher, magnetic field less than 6 T);
- To advance digital and Josephson impedance bridges working in a wide range of impedance and frequency;
- To combine the graphene devices with the bridges developed, and realize a quantum capacitance standard with accuracy in the 0.1 to 0.01 ppm range;
- To develop a cryocooler system hosting both Josephson and quantum Hall devices as the core element of an integrated quantum resistance and impedance standard;
- To facilitate the take up of the technology and measurement infrastructure developed in the project by the measurement supply chain: graphene manufacturers, standards developing organisations and end users.

## **1 The SI and the quantum Hall effect**

The International System of Units (SI) in its present form was approved by the 26th General Conference of Weights and Measures in November 2018 [\[ \]](#page-42-1) and implemented on 20 May 2019. It is described in the *SI Brochure*, 9th edition [\[ \]](#page-42-2). The electrical units are defined by the values of the elementary charge *e* = 1.602 176 634 × 10−<sup>19</sup> C and the Planck constant  $h = 6.62607015 \times 10^{-34}$  J s, fixed as exact in the definition of the ampere and the kilogram.

## **1.1 Units of electrical impedance**

In the SI, the units of electrical impedance are the ohm  $(\Omega)$ , the farad (F) and the henry (H). They are related by

$$
1 \Omega = 1 H s^{-1} = 1 F^{-1} s.
$$
 (1.1)

A realization of one of the units can thus form the basis for the realisation of the other two, provided that a realization of the second or the hertz is also available.

## **1.2 The quantum Hall effect**

Edwin Hall discovered the Hall effect in 1879 [1]: if a conducting slab carries an electric current *I*, and a static magnetic field *B* is applied orthogonally to the slab surface, a voltage *V* develops across the slab, perpendicularly to both the current direction and the magnetic field. The ratio  $R_H = V/I$  is called the *Hall resistance*, and in the normal Hall effect its value is proportional to *B* and dependent on slab material, thickness and temperature.

In 1980, Klaus von Klizing discovered the *quantum Hall effect* [\[ \]](#page-42-4): in samples where a two-dimensional layer of conduction is present, for high *B* and low temperature *T*, the Hall resistance becomes *quantized*. Its value is no longer dependent on the device material or the temperature: it is a fraction  $R_K/i$  (where *i* is a small integer, typically *i* = 2) of a fundamental constant, the *von Klitzing constant*, or *quantum of resistance*,  $R_{\rm K} = h/e^2$ .

The samples investigated by von Klitzing were silicon devices. In the 1990s gallium arsenide (GaAs) heterostructures were developed [\[ \]](#page-42-5), displaying a robust effect at a magnetic field in the order of 10 T and at measurement currents ( $>$  50  $\mu$ A) suited for the calibration of artifact standard resistors. The temperature required by either Si or GaAs devices are typically of the order of 1.5 K or less.

## **1.3 Realization of impedance units**

According to 9th SI Brochure, Appendix 2 [],

**The ohm** Ω can be realized as follows [. . . ] by using the quantum Hall effect in a manner consistent with the CCEM Guidelines and the following value of the von Klitzing constant

<span id="page-8-0"></span>
$$
R_{\rm K} = 25\,812.807\,459\,304\,5\,\Omega. \tag{1.2}
$$

18SIB07 GIQS Good Practice Guide **Calculation Fig. 2** – 9 –

**The farad** F can be realized [...] by comparing the impedance of a known resistance obtained using the quantum Hall effect and the value of the von Klitzing constant given in Eq. [,](#page-8-0) including a quantized Hall resistance itself, to the impedance of an unknown capacitance using, for example, a quadrature bridge [. . . ]

**The henry** H can be realized [...] by comparing the impedance of an unknown inductance to the impedance of a known capacitance with the aid of known resistances using, for example, a Maxwell-Wien bridge, where the known capacitance and resistances have been determined, for example, from the quantum Hall effect and the value of  $R_K$  given in Eq.  $[...]$ 

The impedance units can therefore be realized in terms of the quantum Hall effect, using impedance bridges. The focus of this guide is on the realization of the capacitance unit by exploiting the quantum Hall effect in graphene devices, and digital impedance bridges.

## **2 Graphene**

[. . . ]

## **2.1 The quantum Hall effect in graphene**

The discovery of graphene (2004) [\[ \]](#page-42-7) initiated research to exploit the quantum Hall effect in this new material. It was demonstrated [\[ ,](#page-42-8) [\]](#page-42-9) that, with respect to GaAs devices, graphene QHE devices can operate at lower magnetic field (5 T or less), higher measurement current (up to hundreds of  $\mu$ A) and higher temperature (5K). These conditions allow to implement tabletop quantized Hall resistance standards using small, inexpensive dry cryocoolers  $\begin{bmatrix} 1 & 1 \end{bmatrix}$ , suitable to be continuously operated in a calibration laboratory. Research is now focusing on achieving better reproducibility of fabrication and long-term stability of devices.

## **2.2 Fabrication of graphene samples**

Here the steps for the production of graphene QHR devices are described. Section is about the growth of graphene films including all involved preparation steps, Section involves the lithographic processes to realize a QHR device in form of a graphene Hall bar. The described processes and measurements apply to the devices produced and investigated in the cleanroom facility and laboratories of PTB; other fabrication techniques that achieve high-quality QHR devices have been considered  $\lceil$ , [,](#page-43-0)  $\rceil$ .

<span id="page-10-1"></span>

**Figure 2.1: Process steps involved in the growth of graphene on SiC substrates - from the bottom to the top.**

### **2.2.1 Graphene growth**

<span id="page-10-0"></span>The processes shown in Figure describe, from bottom to top, the four major steps to consider for the growth of high quality monolayer graphene films.

Realizing the appropriate starting properties of the SiC before the thermal annealing is initiated in the growth chamber is a very crucial step. Suggested substrates are prime-grade (low defect density) 4H and 6H-SiC wafers with a CMP prepared Si-face with a miscut angle  $\leq 0.15^{\circ}$ . Semi-insulating or n-type wafers may be used since both types of wafers are insulating at temperatures around 4 K. The substrate should be free of metal or organic contaminations which can originate from the processes involved during the dicing procedure of the wafer. Dicing tapes may be used to protect the Si-face of the wafer, but intensive cleaning must be applied before processing is continued. Usually, a batch of diced substrate pieces is kept in a beaker with acetone for at least 12 h. On the day the diced substrate pieces are introduced into the growth chamber, they are cleaned in ULSI grade acetone and ULSI isopropanol for 10 min and 15 min, respectively, and spin-dried afterward. The substrates then follow a polymer treatment for Polymer-Assisted Sublimation Growth (PASG) by spin-on deposition at 6000 rpm. The suitable volume ratio of the polymer solution is  $2.3 \mu$  concentrated AZ5214E photoresist solved in 1 µl isopropanol.

The so prepared substrates are then introduced into the growth chamber to initiate the growth process following the evacuation of the growth chamber. The base pressure to be reached before the annealing process is initiated is 10−<sup>6</sup> mbar, after which the chamber and samples are heated in vacuu[m](#page-10-2) for 30 min at 900 °C. The thermal faceting of the substrate is initiated at 1200 °C for 10 min. Then the temperature is raised to 1400 °C, where Si sublimation of the substrate starts and the deposited amorphous

<span id="page-10-2"></span><sup>1</sup>This step is for additional cleaning and decomposition of the polymer adsorbate into amorphous carbon.

<span id="page-11-1"></span>

**Figure 2.2: Photolitography steps for the fabrication of graphene Hall bars.**

carbon converts into a high density of buffer layer domains. The high density of buffer layer islands prevents the formation of high step edges, so-called giant steps, during the subsequent graphene growth at a temperature of 1750  $\degree$ C and 1800  $\degree$ C for 7 min in total.

## **2.2.2 Device fabrication**

<span id="page-11-0"></span>For device fabrication, a UV-photolithography process is used, which compared to ebeam lithography has the advantage of being much faster. The process principle origi-nated at NIST [\[ \]](#page-43-2), and was further improved at PTB with respect to different wet- and dry-etching processes, metal compositions, and photoresists during the GIQS project.

In the first step, the graphene layer, indicated by the thick black line in Figure, is covered by a PdAu/Au layer which is then structured by wet-etching using potassium iodide solution and  $O<sub>2</sub>$  plasma in the second step. In step 3, the structured Hall bar, which is at this point still covered by PdAu/Au, is partially overlapped by Ti/Au pads in the regions that later become the electrical contacts. In step 4, the metal covering the Hall bar is selectively removed by wet etching using a photomask. Microscope images from steps 2, 3, 4, and graphene/metal contacts are given in Figure [.](#page-12-0) For chemical adjustment of the charge carrier density, the device is covered by doping and encapsulation layers using F4TCNQ molecules as dopant and PMMA resist for encapsulation [\[ ,](#page-43-0) [\]](#page-43-3). Subsequently, the devices are wire bonded onto a chip carrier.

<span id="page-12-0"></span>

**Figure 2.3: Microscope images of graphene QHR Hall bars at different steps of the device processing. (a) Structured Hall bar and the developed photo mask befrore the deposition of Ti/Au. (b) after Ti/Au deposition,with the graphene still being covered and protected by the Au/PdAu layer. (c) After selective removal of the metal cover of the graphene film by wet-etching. (d) Detail image of the split-contact design, showing**≈ 20 µm **wide graphene fingers that are separated from each other by**≈ 40 µm**.**

The Hall bar geometry for devices used for standard dc measurements (Figure [\)](#page-13-0) has eight contacts of which six are Hall contacts, and two are the source and drain contacts. For the purpose of ac operation, the number of Hall contacts was reduced to the mini-mum number of six contacts that are required for the triple-series connection [\[ \]](#page-43-4). Both the distance between two neighboring contacts and the width of the graphene channel are 400 µm. Electrical contacting is realized by split-contacts with eleven individual fingers in case of the source/drain contacts and two fingers in the Hall contacts as it can be understood from [\(](#page-12-0)a). The split contact helps to minimize the contact resistance of the device, and typical values of the order of a few mΩ or even on the  $µΩ$  level can be realized [\[ \]](#page-43-5).

#### **2.3 Characterization**

The electrical characterization of graphene devices follows several steps, from precharacterization to high accuracy measurements. The framework for precision quantum Hall measurements are the existing guidelines of quantum Hall resistance metrology for

<span id="page-13-0"></span>

<span id="page-13-2"></span>**Figure 2.4: Device schematic of the electrical contact labels and equi-potentials in the quantum Hall regime.**

| <i>T</i> cooldown $R_{2.4}$ <i>R</i> <sub>4,6</sub> <i>R</i> <sub>3,5</sub> <i>R</i> <sub>5,7</sub> <i>R</i> <sub>1,8</sub> <i>R</i> <sub>2,3</sub> <i>R</i> <sub>4,5</sub> <i>R</i> <sub>6,7</sub><br>K min kΩ |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                                                                                                                                                                                                            |  |  |  |  |
| 294 0 6.2 5.8 6.2 5.9 25.5 -0.14 -0.13 -0.03<br>4.2 30 3.9 3.8 4.0 3.9 16.5 -0.28 -0.24 -0.15                                                                                                                                              |  |  |  |  |
|                                                                                                                                                                                                                                            |  |  |  |  |

**Table 2.1: Typical four-terminal resistances of graphene QHE devices measured at RT and at** 4.2 K **and** *B* = 0 T **with fixed current terminals using pin 1 and 8.**

GaAs QHE devices [\[ \]](#page-43-6). However, since the handling and behaviour of graphene QHE devices are different from those of GaAs devices, the steps involved in the electrical characterization including the precision measurements require specific adjustments of the measurement protocol.

The following measurement protocol for graphene QHR devices starts with introducing the measurement methods that are important to characterize the device quality prior to high accuracy quantum Hall measurements. These preliminary investigations comprise, e.g., measurements of the sheet resistance(s), the overall shape of the Hall curve over a wide range of magnetic flux densities and the contact resistances. In Sec-tions [,](#page-18-1) , [.](#page-16-0) In Sections , , a dc resistance bridge is used to evaluate the so-called *s*-parameter and to validate the relevant device characteristics with the highest possible precision.

The measurement protocol is explained with the help of a practical example. The schematic in Figure shows the labeling of the electrical contacts and the typical configuration of the electrical potentials in the quantum Hall regime.

#### **2.3.1 Room-temperature resistances and cooldown procedure**

<span id="page-13-1"></span>Before the device (mounted on the chip carrier) is cooled down in the cryostat, it is attached to the probe stick at room temperature for simple room temperature characterization to identify open contacts or inhomogeneities in its electrical properties.

<span id="page-14-0"></span>

**Figure 2.5: Typical magnetotransport measurements of a graphene-based QHE device. [\( \)](#page-14-0) The start of the resistance plateau (black arrow) and the expectable range of** *B***-field** values where accurate resistance quantization with  $R_{xy} = R_K/2$  is achieved (black square **box) are marked accordingly. The electrical transport properties in the inset are typical** for devices with accurate resistance quantization starting around  $B = 5T$  at the given con**ditions. [\( \)](#page-14-0) Longitudinal resistances determined by the current-reversal measurement technique at fixed** *B***-field values using a precision current source and a nano-voltmeter. For separation of**  $\Delta B = 0.25$  T and the given measurement conditions, the 4th  $\rho_{XX}$  value **that is zero within the measurement uncertainty typically gives the margins for accurate resistance quantization. The error bar indicates the type A uncertainty (** $k = 1$ **).** 



**Table 2.2: Measurement procedure for three-terminal contact resistance measurements within the well-quantized resistance plateau. The resistance values represent a practical example performed at**  $4.2$ K and  $B = 6$ T in a system with non-coaxial cables.

Graphene quantum Hall devices with an electron charge carrier density on the order of  $1 \times 10^{-11}$  cm<sup>-2</sup> to 2 × 10<sup>-11</sup> cm<sup>-2</sup> typically have a room temperature sheet resistance around 6 kΩ to 7 kΩ. Table shows electrical resistances measured at room temperature (RT) as well as after the cooldown at 4.2 K. All resistances  $R_{i,j} = U_{i,j}/I_{1,8}$ are four-terminal measurements with fixed current ports at pin 1 and pin 8 while the voltage ports are changed as given by the indices *i* and *j*. During the cooldown procedure, which is typically performed within 30 min, all contacts are shorted to each other as well as to the cryostat. A device is considered *good* if the sheet resistances  $(R_{2,4}, R_{4,6}, R_{3,5}, R_{5,7})$  are similar within a few hundred ohms, and if the zero-field Hall resistances ( $R_{2,3}$ ,  $R_{4,5}$ ,  $R_{6,7}$ ) are below 500 Ω. Note, that these figures are no sharp limits, but they rather reflect the margins (typical variation) of the electrical property values of high-quality graphene devices. However, devices with anomalies in the Hall and sheet resistances at zero magnetic (*B*) field indicated the presence of defect contacts or pronounced material inhomogeneities and thus should not be used for calibration or other purposes requiring ultimate accuracy.

#### **2.3.2 Magnetotransport properties, Hall measurements**

<span id="page-15-0"></span>For the characterization of the magnetotransport properties a sweep of the magnetic flux density is performed while measuring the longitudinal resistivity  $\rho_{xx}$  (=  $R_{3,7}/2$ ) and the Hall resistance  $R_{xy}$  (=  $R_{4,5}$ ).

Figure shows results of a typical magnetotransport measurement on a graphenebased QHE device for magnetic flux densities up to 12 T, performed with a precision dc current source and a dc nano-voltmeter (alternatively, a lock-in amplifier can be used).

Depending on the charge carrier density, the start of the  $i = 2$  plateau with  $R_{xy} = R_K/2$ 

**18SIB07 GIQS Good Practice Guide** – 16 –

is found at magnetic flux densities as low as a few T. While the device in Figure shows a quantum Hall plateau starting at around 3 T (depending on the measurement temperature), the first point of accurate resistance quantization on the level of 1 n $\Omega \Omega^{-1}$ is found at a B-field that is typically 1 T to 2 T higher than the beginning of the plateau, as marked by the black square box.

In addition to the shape and the onset of the resistance plateau, the Hall slope  $s_{\text{Hall}}$ , the sheet resistance  $R_{SH}$  as well as the charge carrier density  $n = 1/(s_{Hall} \cdot e)$  and the charge carrier mobility  $\mu = 1/(n \cdot R_{\text{SH}} \cdot e)$  are important properties that must be documented to judge the quality of the device in terms of QHR application. Typical electron densities of devices that start to be accurately quantized between 4 T and 6 T are  $n = 1 \times 10^{11}$  cm<sup>-2</sup> to  $n = 3 \times 10^{11}$  cm<sup>-2</sup> with electron mobilities  $\mu \ge 5000$  cm<sup>2</sup>/(Vs).

A suitable way of pre-characterizing the start of the resistance plateau with higher precision is by measuring the longitudinal resistance with a precision current source and a nano-voltmeter at fixed *B*-field points. To suppress thermal voltages due to temperature gradients in cables and connectors the current reversal measurement technique is applied. Representative results that were obtained using such a relatively simple measurement setup (with a measurement uncertainty on the level  $\leq$  5 m $\Omega$  are shown in Figure [.](#page-14-0) In this way, the *B*-field range of "accurate resistance quantization" can be estimated and prominent anomalies in the longitudinal resistance can be identified.

With a  $\Delta B$  = 0.25 T between the individual  $\rho_{xx}$  measurements and with *I* = 50  $\mu$ A at *T* = 4.2 K, "accurate quantization" typically starts not before the 4th ρ*xx* value drops to zero within the measurement uncertainty. However, even if no anomalies can be identified in the  $\rho_{xx}$  measurements, the estimation of the starting point of accurate quantization is just a preparation step to select an appropriate range of magnetic flux densities to be applied in the subsequent parts of the measurement protocol.

#### **2.3.3 Contact resistance measurements**

<span id="page-16-0"></span>For detailed contact resistance investigations, the same measurement equipment as in is used in combination with in the current reversal measurement technique in a three-terminal configuration. The measurements are performed at a fixed *B*-field values within the margins of the resistance plateau where the longitudinal resistance is zero within the measurement (see Figure [\)](#page-14-0). The measurements in Table represent typical values that are obtained in a cryostat with cable resistances being of the order of 1  $\Omega$ . Since the three-terminal measurements also include cable resistances and any other resistances along the current-carrying line that is part of the voltage signal path, the true contact resistances are always lower than the measured values. After considering the included resistances of cables and connectors, the remaining contact resistance of a typical device fabricated by the techniques described in Section is below 1 Ω. However, also higher contact resistances below 10 Ω are acceptable [\[ \]](#page-43-6).

<span id="page-17-0"></span>

**Figure 2.6: Precision measurements of the Hall and the longitudinal resistance. ( [\)](#page-17-0) In the regions with the longitudinal resistivity being below** ρ*xx* < 50 µΩ**, the deviation of the** Hall resistance from  $R_K/2$  is consistent with zero within the measurement uncertainty.  $( )$ **Measurements at higher currents and different temperatures demonstrate the robustness of the QHR devices. As a result of the robustness, temperature and current variations are of limited use for the determination of the s-parameter within the resistance plateau.** All uncertainty figures correspond to combined expanded uncertainties  $(k = 2)$ .

<span id="page-18-2"></span>

**Table 2.3:** *s***-parameter values determined at the edge of the quantum Hall plateau.** *s***parameter values that were determined at the outer edge of the plateau may be used as an estimate for s-parameter values within the plateau. Inside the resistance plateau with** ρ*xx* **values below** 100 µΩ **(in this example at** *B* = 5 T**), the uncertainty of the** *s***-parameter becomes too large. Uncertainties figures are combined expanded uncertainties (** $k = 2$ **).** 

### **2.3.4 Precision dc quantum Hall measurements**

<span id="page-18-0"></span>While any of the previous steps apply relatively simple measurement equipment, a device must finally be checked with high accuracy before it is used for calibration purposes. Suitable measurement systems are CCC (Cryogenic Current Comparator) or DCC (Direct Current Comparator) resistance bridges that allow determining the  $R_K/2$ value with a type A uncertainty of less than 20  $\mu\Omega$  at a current of 50  $\mu$ A. These systems can also be used to determine the longitudinal resistivity ρ*xx* from the difference of two Hall resistances measured at orthogonally and diagonally aligned contact pairs.

#### **2.3.5 Evaluation of the longitudinal resistivity and the** *s***-parameter**

<span id="page-18-1"></span>The main quantization criterium is the vanishing of the longitudinal resistivity  $\rho_{xx}$  such that the admixing of the longitudinal contribution becomes negligible. Since in practice the longitudinal resistivity is often low, but non-zero, ρ*xx* values below 50 µΩ are still acceptable if the *s*-parameter can be evaluated and if it is sufficiently small.

The *s*-parameter  $s = \Delta R_{xy}/\rho_{xx}$  describes the dependency between  $R_{xy}$  and  $\rho_{xx}$ , where  $\Delta R_{xy} = R_{xy} - (R_K/2)$ ) is the deviation of the measured Hall resistance.

In the case that  $s \leq \pm 0.5$  or even  $s \leq \pm 1$ , the acceptable upper limit for  $\rho_{xx}$  is  $ρ_{xx}$  ≤ 25.8 μΩ or  $ρ_{xx}$  ≤ 12.9 μΩ respectively. Typically, graphene QHR devices can be operated under conditions where  $s$  and  $\rho_{xx}$  are within these limits. If a device is operated outside these limits, there is still the possibility to correct for the longitudinal contribution in a calculative way. Ideally, *s* is characterized at the same *B*-field value at which the device is operated later. This can be done by varying the temperature or current until a significant increase in the longitudinal resistivity and related changes in ∆*R*xy are observed. However, due to the robustness of the QHE in graphene devices as well as due to parameter limits of individual cryostats and measurement systems, the *s*-parameter may alternatively be determined at the outer edge of the accurately

<span id="page-19-0"></span>

**Figure 2.7: An example of the final precision device validation prior to calibration at a** fixed  $B = 6$  T where the deviation from  $R$ <sub>K</sub>/2 is expected to be below 1 nΩ  $\Omega^{-1}$ . In this final **characterization step of the device, a series of CCC measurements is performed that involves all Hall contacts with the primary purpose to identify instabilities over time as well as inhomogeneities in the device properties. The quantity** *N* **describes the number of measurement cycles in the CCC measurement. The uncertainty figures are type A** expanded measurement uncertainties  $(k = 2)$ .

quantized resistance plateau where  $\rho_{xx}$  increases to a few 100  $\mu\Omega$ . When operating the device in this regime, one can determine the *s*-parameter with relatively low uncertainty figures by measuring ∆*R*xy and ρ*xx* while varying the temperature, current or magnetic field. An example of systems that allow temperature variations in only small margins are compact table-top cryostats that are being adopted by many NMI's  $\lceil$ ,  $\rceil$ . In Table [,](#page-18-2) the *s*-parameter and the related quantities  $\Delta R_{xy}$ ,  $\rho_{xx}$ , were determined by varying the magnetic field. Since within the resistance plateau with  $\rho_{xx}$  values below 100 µΩ the uncertainty of the *s*-parameter becomes too large, reliable *s*-parameter values are only obtained at the edge of the plateau. In the practical example, all evaluated s values are smaller than  $s = \pm 0.5$ . As a result, the upper limit for an acceptable longitudinal resistivity is  $\rho_{xx}$  = 25.8  $\mu\Omega$  allow for precision resistance quantization with a  $\vec{a}$ eviation from  $R_{\rm K}/2$  below or equal to 1 nΩ  $\Omega^{-1}$ . As a result of the measured  $\rho_{\rm xx}$  values in Figure [,](#page-17-0) the lowest magnetic flux density point where the device can be expected to be sufficiently well-quantized is around  $B = 6$  T.

**18SIB07 GIQS Good Practice Guide** – 20 –

## **2.3.6 Final precision device validation**

<span id="page-20-0"></span>Figure represents the final check before the device can be used for calibrations. This systematic series of CCC measurements involves all Hall contacts of the device. It is performed at the same fixed *B*-field that is intended to be later used for the calibration procedure in which the QHR will be the reference. The suitable *B*-field was selected where the deviation from  $R_{\mathsf{K}}/2$  is expected to be on the level of 1 nΩ  $\Omega^{-1}$ , as described in Section [.](#page-18-1) The main purpose of this measurement is to identify instabilities over time as well as inhomogeneities in the device properties for different combinations of contacts.

Before high accuracy measurements are performed, a pre-measurement is started for at least 1.5 h to ensure that the reference resistor reaches a stable temperature. Then a series of eight time-symmetrically arranged Hall measurements at five pairs of Hall contacts (see contact labels in Figure [\)](#page-13-0) are applied in the following order:  $1. \rightarrow 485$ .  $2. \rightarrow 287, 3. \rightarrow 283, 4. \rightarrow 683, 5. \rightarrow 687, 7. \rightarrow 287, 8. \rightarrow 485.$ 

While the contact pairs 2&7 and 6&3 are each diagonally aligned and are thus expected to display a significant longitudinal resistance component, the remaining contact pairs 4&5, 2&3 and 6&7 are orthogonally aligned Hall contacts. Therefore, in the case of a device where all areas of the device are equally quantized, the Hall resistances and corresponding bridge voltages at the Hall contact pairs 4&5, 2&3, and 6&7 should be the same within the expanded uncertainties. Since the remaining contact pairs 2&7 and 6&3 have a longitudinal component across the full accessible length of the device, they should deviate from the previous three pairs according to their longitudinal resistance component. The results of the practical example, plotted in Figure [,](#page-19-0) represent a typical pattern of such a measurement series. For a known reference resistor value, winding ratio, and compensation network configuration, the value of the second resistor (device under test) can be determined from the bridge voltage difference [\[ \]](#page-43-7).

In the case of instabilities in the QHR device properties or in the reference resistor, the measurement results can be asymmetrically distributed, have different noise figures and may not be reproducible over time within the expanded uncertainties. To be able to identify instabilities caused by the reference resistor, it is recommended to continuously record the ambient pressure and resistor temperature during the measurement, primarily if dependencies are known or suspected. The final dc calibration procedure in which the QHR is used as a reference is typically realized by using the center Hall contact pair 4&5 after the device passes the complete characterization procedure discussed in this document.

## **3 Cryogenic environment**

## **3.1 Temperature and field requirements**

Two of the major advantages of graphene based QHE devices is that the requirements concerning temperature and magnetic field can be reduced compared to devices based on GaAs. The latter need typical magnetic field strengths of approx. 8 T to 10 T. In contrast to this, graphene-based devices can be tuned to have good quantisation starting at a magnetic field strength of about 3 T. Even though lower fields are possible there is no big advantage to further reduce this operating range. On the one hand this is achieved with lowering the carrier density of the device into regions where quantization starts to get unstable. On the other hand, superconducting magnets will not change significantly in price and handling under a field of 7 T. The temperature requirements are also relaxed if a graphene based QHE devices is used. There is no urgent need to operate the device at temperature below 4.2 K (boiling point of Helium). Although a GaAs based QHE device can be operated at  $4.2 K$  [\[](#page-43-8) ], the range of the magnetic field where the device shows a quantized Hall resistance is significantly reduced. Lowering the temperature below 4.2 K will cause some more effort (Lambda cooler, 1 K pot, VTI,. . . ) but will reduce the thermal noise (Johnson noise) of the QHR.

## **3.2 Shielding and coaxiality**

In the DC regime the quantum Hall resistance is defined as a four-terminal (4T) resistance [\[ ,](#page-43-9) Sec. 2.1]. If the 4T definition is applied (no current is drawn from the voltage terminals by the measurement setup) the cable errors are due to the wiring parasitic conductances, which can be made negligible with adequate isolation.

In the AC regime a proper *impedance definition* becomes essential. Most accurate impedance definition rely on the *coaxial terminal-pair* concept [\[ ,](#page-43-9) Sec. 2.2.1]. The QHE device must be shielded, each terminal becomes a coaxial connection to the outside, and the measurement circuit must take care of the coaxiality condition (that is, in each coaxial pair the electrical currents in the inner and outer conductor are equal and opposite).

The coaxiality condition requires that all coaxial lines must be completely isolated from the cryostat, and be terminated by isolated coaxial connectors. The shields (outer connector) of all coaxial lines connecting the QHR, should be joint at a single point at or close to the sample holder. Such configuration is not standard (typical commerciallyavailable coaxial lines are unisolated RF ones) and may pose thermalization problems in dry cryostats.

## **3.3 Cryo probes and cabling**

In order to have high flexibility, QHE devices are typically installed into so called cryo probes or dip sticks. They are set up by a sample holder or carrier which is connected to a thin walled stainless steel tube with a connector box on top. The tube can be moved

<span id="page-22-0"></span>

**Figure 3.1: Schematic diagram of the EUROMET sample holder.**

into the cryostat through a sliding seal. By this the loss of helium is minimized. To minimize the heat load to the cryogenic system the material used needs to have good mechanical properties and low thermal conductance as for example stainless steel or fiberglass reinforced plastics.

Using materials with low thermal conductivity for the needed coaxial cables contradicts the need of low electrical resistance. Since at least six coaxial lines are needed to connect one quantum Hall device, the heat load to the cryo system can be quite large when using standard coaxial cables. The introduced heat is already reduced when (sub) miniature coaxial cables are used. This is a possible solution e.g. for operation in a liquid helium Dewar in combination with a recovery system. Using such a coaxial cable with an characteristic impedance of 75  $\Omega$  will result in a cabling with low resistance and capacitance. Some care has to be taken to the material of the inner and outer conductor since pure copper can get brittle at cryogenic temperatures. This can be avoided using copper alloys or copper / steel compounds.

For systems operated below liquid helium temperature (lambda cooler, 1 K pot, <sup>3</sup>*He* systems, ...) or closed loop cryo cooler, the amount of heat introduced to the system needs to be further reduced. This is done by using e.g. brass, steel or stainless steel for the outer conductor and in some cases also for the inner conductor. This results in coaxial cables with low thermal conductance but increases the electric resistance in the range of a few  $\Omega$  m<sup>-1</sup>.

#### **3.4 Sample holder**

AC measurements ask for a definition of the quantum Hall device as a terminal-pair impedance standard. In order to achieve this, the normal QHR wiring exploited in dc (one conductor per contact) must be replaced by coaxial wiring. The sample holder must be designed to carry on the coaxial structure of the wiring as close as possible to

<span id="page-23-0"></span>

**Figure 3.2: The EUROMET holder printed circuit board where the QHE sample is bonded.**

the device. With the aforementioned connection point for all outer conductors.

## **3.4.1 EUROMET holder**

The EUROMET holder was developed by the Swiss Federal Office of Metrology and Accreditation (METAS) in the framework of an EUROMET project [\[ \]](#page-43-10). A schematic diagram of the holder is shown in Figure [,](#page-22-0) and a picture of the socket is shown in **Figure** 

## **3.4.2 TO-8 shielded holder**

The TO-8 holder is adapted from the 12-pin version of the standardized TO-8 (*transistor outline*) metal semiconductor package. It was developed by PTB and CMI [\[ \]](#page-43-8) and implements the double-shielding technique of [\[ \]](#page-43-11).

<span id="page-23-1"></span> $2A$  standard PCB material such FR4 was used. The introduction of modern materials, dedicated for high frequency applications and space technology, enable metrologists to design the holder with lower thermal expansion, conductivity, dissipation factor and lower dielectric constant, leading to lowering of several parasitic effects.

<span id="page-24-0"></span>





## **4 Digital impedance bridges**

The comparison of two impedance standards can be performed with an *impedance bridge*, an instrument based on a measuring method invented by Christie [\[ \]](#page-44-0) and made popular by Wheatstone [\[ \]](#page-44-1). Figure shows the principle schematic diagram of a generic impedance bridge. The two impedance standards  $Z_1$  and  $Z_2$  under comparison are connected in series. When a current *I* flows through the impedances, two voltages  $E_1 = Z_1 I$  and  $E_2 = Z_2 I$  develop across  $Z_1$  and  $Z_2$ . At equilibrium ( $V_D = 0$ ,  $I_D = 0$ ) The impedance ratio is related to the voltage ratio by the equation

$$
\frac{Z_1}{Z_2} = -\frac{E_1}{E_2}.\tag{4.1}
$$

In the Wheatstone bridge voltages  $E_1$  and  $E_2$  are provided by a single source, using a resistive divider.

In transformer bridges  $[ , ]$  $[ , ]$  the voltages  $E_1$  and  $E_2$  are generated by an inductive voltage divider; the nominal  $E_1/E_2$  ratio is determined (and very close numerically) to the turns ratio, and can be calibrated to a very high accuracy. Transformer bridges allow extremely accurate ratio measurements, reaching uncertainties of parts in  $10<sup>9</sup>$ [\[ \]](#page-44-4), but are large and complex electrical networks, can measure only impedance ratios very close to the limited set of nominal ratios fixed by construction, and their frequency bandwidth is limited.

## **4.1 Digital bridges**

Digital bridges are impedance bridges that make extensive use of mixed-signal electronic devices, either analog-to-digital converters (ADC) or digital-to-analog converters (DAC) and have digital representations of the voltage and current waveforms in the bridge mesh.

<span id="page-25-0"></span>The concept of digital bridges dates back to decades ago  $[ , , , ]$  $[ , , , ]$  $[ , , , ]$  $[ , , , ]$ , but only more recently the performances of ADCs and DACs improved to underpin the implementation



**Figure 4.1: Principle schematics of an impedance bridge.**

<span id="page-26-0"></span>

**Figure 4.2: Simple schematic of a two terminal-pair electronic source bridge. The amplitudes and phases of the sources**  $V_{\text{top}}$  and  $V_{\text{bot}}$  are adjusted to obtain  $V_D = 0$  (the main **balance), then**  $Z_{\text{bot}}/Z_{\text{top}} = -V_{\text{bot}}/V_{\text{top}}$ .

of primary impedance bridges. With respect to transformer impedance bridges, digital bridges have simpler electrical networks, are less expensive and easier to automate.

## **4.2 Digitally-assisted bridges**

Digitally-assisted bridges [\[ ,](#page-44-8) [,](#page-44-9) , [\]](#page-44-10) are digital bridges that employ electromagnetic components, transformers and inductive voltage dividers, as ratio standards. The bridge is energized by a large-amplitude signal; a number of auxiliary signals (voltages and currents) of smaller amplitude are employed to achieve the main equilibrium (that gives the bridge reading) and the auxiliary equilibria necessary to set the impedance standards in the proper defining conditions. The main and auxiliary signals are generated by digital synthesis with DACs.

The accuracy of digitally-assisted bridges is guaranteed by the electromagnetic ratio standard, hence the bridge performances - and the corresponding limitations (fixed set of ratios and frequencies available) are similar to those of the traditional transformer bridges. The digital source employed must guarantee a limited harmonic content and noise, but the requirements on the accuracy and stability are moderate (in the  $10^{-4}$ ) range).

An implementation with digitally-assisted bridges of capacitance realisation from the dc quantum Hall effect is presently operating [\[ \]](#page-44-11).

#### **4.3 Electronic fully-digital bridges**

<span id="page-26-1"></span>Electronic fully-digital bridges [\[ ,](#page-44-12)  [\]](#page-44-5) are voltage ratio bidges where the bridge volt-

**18SIB07 GIQS Good Practice Guide** – 27 –

<span id="page-27-0"></span>

**Figure 4.3: Simplified principle schematic of a fully-digital electronic bridge suitable for a direct** *R* − *C* **comparison between standards defined as four terminal-pair impedances.**  $Z_1 = R_H$  and  $Z_2 = 1/(\mu \nu C)$  are the impedances under comparison;  $\omega$  is the bridge operating **frequency, chosen so that**  $\omega RC = 1$ ;  $E_1$  and  $E_2$  are the main bridge voltages;  $I_1$  and  $I_2$ are the current sources balancing  $I_{HP1}$  and  $I_{HP2}$ ;  $E_L$  is the voltage source balancing the difference  $V_{\text{P1}} - V_{\text{P2}}$ ; CT1 and CT2 are current transformers measuring the currents  $I_{HP1}$  and  $I_{HP2}$ , respectively; the voltage source  $E_0$  and the impedance  $Z_0$  constitute an **auxiliary injection arm to fine-tune the bridge balance; and D is a synchronous detector that can be connected, in turn, to the detection terminals LP1, LP2, DHP1 and DHP2.** The diagrams on the left represent example waveform samples: the samples of  $E_1$  are **changed in sign between the forward and reverse configurations; the samples of** *E*<sup>2</sup> **are instead kept fixed. After Ref. [\[ \]](#page-44-13), courtesy of the authors.**

age ratio standard is based on the linearity properties of DACs (or ADCs). The digital source employed must therefore comply with strict requirements of accuracy and stability. Since sampling and digital processing allow to generate (or measure) arbitrary voltage ratios, frequencies and phase differences, and frequencies, fully-digital bridges overcome the intrinsic limitations of transformer bridges, either traditional or digitallyassisted.

A simple implementation of a two terminal-pair digital bridge  $\lceil \ \ \rceil$  is shown in Figure Two digital voltage sources supply the measuring current to the two impedances standards, which are connected in series. The amplitude and phase of one of the sources is adjusted [\[ \]](#page-44-15) until the voltage measured at the node between the two impedances is set to zero ( $V_D = 0$ ). The impedance ratio determination is completely relying on the the agreement between the settings of the generators and the actual voltages applied to the impedances.

It is possible to perform two different measurements by reversing the top and bottom

standards. Averaging the readings obtained in the two configurations allows for a significant reduction of the error related to a possible asymmetry between the two channels of the source [\[ ,](#page-44-14) [\]](#page-45-0). The remaining uncertainty components are related to the nonlinearities  $\begin{bmatrix} 1 & 0 & 0 \\ 0 & 0 & 0 \end{bmatrix}$  and loading effect of the parasitic stray admittances [\[ \]](#page-44-14).

Some published implementations of digital bridges still rely on inductive voltage dividers for the voltage ratio adjustment  $[ , , , ]$  $[ , , , ]$  $[ , , , ]$  $[ , , , ]$ , but they can be anyway used to perform comparisons of any kind of impedances, like *R*-*C* comparisons [\[ ,](#page-44-12) [\]](#page-45-4) or *L*-*C* comparisons [\[ \]](#page-44-8). Four terminal-pair versions of digital bridges have also been successfully developed [\[ ,](#page-45-2) [,](#page-45-5) , [\]](#page-45-0).

The operating frequency range of these bridges starts from a few tens of Hz [\[](#page-45-4) ] or even lower [\[ \]](#page-45-3) to 10 kHz [ ]. The uncertainty on the generated voltage ratio ranges from a few parts in 10<sup>5</sup> [  $\,$  [\]](#page-45-6) down to less than 1 part in 10<sup>6</sup> [  $\,$  ,  $\,$  ].

Specialized fully-digital bridges suitable for a direct realisation of the farad in terms of the quantized Hall resistance can be conceived. On example of such a bridge is given in [\[ \]](#page-44-13); Figure shows its working principle. The restriction of the operational parameters to the condition  $\omega RC = 1$  minimizes the contribution of DAC nonlinearty to the bridge uncertainty.

## **4.4 Josephson bridges**

<span id="page-28-0"></span>The accuracy limitation of electronic DACs employed in a fully-digital bridge can be overcome by employing Josephson DACs. These are composed of integrated circuits including thousands of Josephson junctions in series, called Josephson arrays, driven by room-temperature electronics.

The two main types of Josephson DACs available give rise to two different waveform synthesis methods:

**Programmable Josephson Voltage Generators (PJVS)** work like binary-weighed DACs: the array is divided into segments composed of a binary sequence  $(1, 2, 4, 8, ...)$ of junctions in series. The segment can generate, when driven by a proper dc bias current, a positive, zero or negative quantized voltage. The voltage is proportional to the number of junctions in each segment.

In static bias conditions of bias the output of a binary array is a quantized voltage

$$
V=b\frac{f}{K_{\rm J}},
$$

where *b* is an integer dependent on the code selected to drive the binary segments, *f* is the frequency of the biasing microwave, and  $K_J$  is the Josephson constant.



**Figure 4.4: Measurement of the relative difference between two** 10 kΩ **resistors versus frequency, performed using traditional transformer based bridge and the 2TP PJVS based bridge (after [\[ \]](#page-45-7), courtesy J. Lee).**

The limitations of binary Josepshon array DACs are the resolution in bits, typically 10 to 16, and thus which in turn is dependent by the number of integrated Josephson junctions, and the settling time. The latter limits the maximum operating frequency to achieve quantum performance to the kHz at most. Josephson voltage ratio bridges with relative accuracies in the 10<sup>-8</sup> range have been pub-lished [\[ \]](#page-45-8).

**Josephson array waveform synthesizers (JAWS)** are based on arrays of *N* junctions in series, driven by a sequence of microwave pulses [\[ \]](#page-45-9). The array transform each driving pulse in a corresponding voltage impulse of quantized amplitude *Vdt* =  $NK_J^{-1}$ . The rf pulses are rejected by LP filters, and a voltage *V* =  $pNK_J^{-1}$ appears at the output, where *p* is the pulse rate. When operating the array with positive and negative pulses and a pulse sequence where the pulse rate varies in time, arbitrary wave forms can be generated.

Pulse-driven array DACs are typically drive by pulse pattern generators with generation rates in the GHz range, and allow to generate high-resolution sinewaves with frequencies up the MHz range. The major limitation is related to the maximum output voltage, although recently multi-chip generators with  $> 1$  V output range [\[ \]](#page-45-10) have been achieved.

#### **4.4.1 Programmable Josephson Bridges**

Programmable Josephson Voltage Standards (PJVS) generate stepwise approximated ac waveforms, that can be used to generate accurate voltage ratios. The first bridge based on PJVS synthesized voltages, a two terminal-pair bridge, was demonstrated in 2010 [\[ \]](#page-45-7). The bridge was employed to compare two 10 k $\Omega$  resistances, reaching an accuracy comparable to that of traditional transformer-based bridges. Figure

shows that the agreement between the measurements performed with a traditional 2TP transformer bridge and the PJVS bridge is around a few parts in 10<sup>8</sup>, well within the measurement uncertainties. One can appreciate that thePJVS bridge measurements were performed over a wider frequency range (from 25 Hz to 10 kHz). This 2TP bridge was also used to compare two 100 pF capacitance standards [\[ \]](#page-45-11) with a relative accuracy of  $2 \times 10^{-8}$  at 1 kHz.

The bridge was then employed, with a ratio of 10:1, to compare two capacitors (10 pF to 100 pF) in the frequency range 25 Hz and 20 kHz [\[ \]](#page-45-12). The uncertainty was  $3 \times 10^{-7}$ , with full agreement with traditional methods for frequencies around 1 kHz. The bridge was equipped with 10 V arrays [\[ \]](#page-45-12), which reduced the signal to noise ratio. Unfortunately, at 10 V, the helium consumption increased to a level which is quoted as "pro-hibitive" in [ [\]](#page-45-12).

The 2TP programmable Josephson bridge was then upgraded to a 4TP version, in order to compare low-valued impedances. The first set of measurements performed was the comparison of two 10 k $\Omega$  resistance standards over the frequency range 20 Hz to 10 kHz [  $\Box$ ]. The outcome of the measurement show a systematic offset of 6  $\times$  10<sup>-8</sup>, which is larger than the (type A) measurement uncertainty of a few parts in 10<sup>9</sup>. Moreover, the frequency dependence shows the wrong curvature above 3 kHz. Such behavior was tracked back to the large harmonic content of the PJVS waveform, which is difficult to cope with in this type of bridge configuration. The 4TP bridge was further refined recently [\[ \]](#page-46-0), but the improvement was not considered satisfactory. Quoting [\[ \]](#page-46-0): "These results clearly show that further ideas are needed to setup a 4TP Josephson impedance bridge based on PJVS".

The 2TP bridge performance was also tested in the measurement of two unlike impedances, a 12.9 kΩ resistor versus a 10 nF capacitor at the frequency of 1233 Hz [\[ \]](#page-45-11). The type A uncertainty was 1.5  $\times$  10<sup>-6</sup>; a comparison with a traditional measurement agrees within such uncertainty. Again, the limitation of the system was due to the large harmonic content of the PJVS waveforms.

In summary, the Josephson impedance bridge based on a PJVS has certainly played an relevant role in impedance metrology research, by showing that Josephson arrays can be used in impedance bridges to achieve competitive uncertainties. However, the large harmonic content of the PJVS waveforms, intrinsic to the working principle of the PJVS, considerably limits the application area of this type of bridges. In this sense the Dual Josephson Impedance Bridge, based on JAWS, represents a much more promising approach.

## **4.4.2 Dual Josephson Impedance Bridge (DJIB)**

Josephson arbitrary waveform synthesizers (JAWS) are digital-to-analog converters that generate quantum-accurate distortion-free voltage wave forms over frequencies in the Hz to MHz frequency range. By combining and synchronizing two such JAWS systems enables generation of quantum-accurate, calculable voltages with arbitrary ratios

<span id="page-31-0"></span>

**Figure 4.5: Simplified coaxial schematic of a four-terminal pair DJIB bridge circuit. The** bridge by setting  $V_{\rm top}^{\rm HP},~V_{\rm bot}^{\rm HP},~V_{\rm top}^{\rm LP}$  and  $V_{\rm bot}^{\rm LP}$  to zero; this is achieved by adjusting the am**plitude and the phase of the bottom JAWS source, as well as the voltages** *S*top**,** *S*bot**, and** *S*K**, which give the four-terminal-pair definition of the two impedance standards. In this**  $\,$  condition, the impedance ratio  $Z_{\rm bot}/Z_{\rm top}$  is equal to the voltage ratio  $-V_{\rm bot}/V_{\rm top}.$  The differ**ence between the DJIB and the digital assisted bridge [\[ \]](#page-46-1) is that the accurate and stable voltage ratio is generated using two JAWS systems instead of a ratio transformer. The** full description of the bridge can be found in [\[ \]](#page-46-2).

and arbitrary relative phase angles.

The two voltage sources required by a DJIB are provided by two independent pulsedriven JAWS systems operated in either a single or two separate dewars of liquid helium. The setup used at METAS each JAWS chip (NIST) include four arrays of 12800 double-stacked Josephson junctions (JJs) each, connected in series by on-chip superconducting traces to produce a voltage of 1 V. The PTB system, in a typical configurations, employs two independent JJ arrays having up to 12000 JJ. The clock signals of the JAWS system and of the other components of the DJIB are all locked to a 10 MHz reference frequency signal. The phase matching of the two JAWS is ensured because the two pulse generators share a single 14.4 GHz clock. More details for both systems are given in [\[ ,](#page-46-3) [\]](#page-46-4). The performances of the DJIB relies on the stability, linearity, and tunability of the two JAWS systems.

Figure shows a simplified schematic of the DJIB, which was developed at METAS to perform high accuracy comparisons of the four terminal-pair impedances  $Z_{\text{top}}$  and  $Z_{\text{bot}}$ . The working principle of the DJIB is similar to that of the digitally assisted bridge (DAB) described in [\[ \]](#page-46-1) and is given in [\[ \]](#page-46-2). The principal difference between the two bridges is that in the DJIB the accurate and stable voltage ratio is generated using two JAWS sources, whereas in the DAB it is achieved with a ratio transformer. Therefore, in the DJIB the amplitudes and the phases of  $V_{\text{top}}^{\text{JAWS}}$  and  $V_{\text{bot}}^{\text{JAWS}}$  can be independently set to any desired value, hence making the comparison of arbitrary impedances possible.

A first test performed with the DJIB consisted in the measurement of the relative frequency dependence of two resistance standards,  $Z^{\rm B}_{12 \rm kg}$  and  $Z^{\rm A}_{12 \rm kg}$  (taken as a reference). The lower part of figure displays the outcome of the measurements, performed between 1 kHz and 20 kHz at the voltage 1 V rms. The points give the values measured using the DJIB, the solid line is a quadratic fit to the measurements performed with the DAB.

Figure [,](#page-33-0) upper part, gives the difference between the values measured with the DJIB and those measured with the DAB are shown. The gray zone represents the combined  $(1-\sigma)$  uncertainty of the DAB [\[ \]](#page-46-1), while the bars correspond solely to the Type A uncertainties of the DJIB measurements. The DJIB measurements were repeated a number of times over a few days; corrections for the small drift in the dc resistance were applied. At these particular frequencies, the residual spread of the results is slightly larger than the Type A uncertainty. Such deviations indicates that some systematic effects remain to be investigated. Nevertheless, there is an agreement between the results obtained with the DJIB and the DAB better than 0.1  $\mu\Omega/\Omega$ , confirming the potential of the JAWS sources when implemented in an impedance bridge.

In addition, consistency check to compare different stable unknown impedance standards were performed. Figure shows the residuals  $|\Delta|$ , smaller than 0.5 µ $\Omega$   $\Omega^{-1}$ , which is ten times better than the results obtained using the sampling bridge.

<span id="page-33-0"></span>

**Figure 4.6: The bottom plot (b) shows the frequency dependence,** ∆*ac*/*dc***, of the resis**tance  $Z^{\text{B}}_{12\text{k9}}$  measured with the DJIB (symbols) and with the DAB (solid line). The top plot **(a) shows the difference** δ **between the DJIB and DAB results. The errors bars correspond to the Type A uncertainty of the DJIB measurement. The gray zone represents the combined (k=1) uncertainties for the measurements made with the DAB [\[ \]](#page-46-1).**

Another four terminal-pair Josephson impedance brige, developed at PTB, is shown in Figure and described in full details in [\[ \]](#page-46-4). The two impedances to be compared are biased by the voltages  $U_1$  and  $U_2$  provided by two JJA. Both arrays are driven by a pulse pattern generator with has two independent but synchronized memories sharing the same rf clock. The phase angle between  $U_1$  and  $U_2$  can be varied by changing the delay between both memories with a maximum resolution of 250 fs. To balance the bridge, one of the voltage amplitudes and the phase angle between both voltages are adjusted until detector D is minimized. For a quadrature bridge with a resistance *R* and a capacitance *C*, the real part of the bridge equation becomes  $\omega RC = U_1/U_2$  with a 90 degree phase angle between  $U_1$  and  $U_2$ .

In Figure , the DJIB is set up with a QHR and a 10 nF capacitance standard, resulting in a nominal signal frequency of  $1233$  HzTo eliminate the influence of the contact and the lead resistance, the QHR is connected to the bridge using a triple series connection [\[ \]](#page-46-5).

The quantum based voltage generated by each JJA is affected by the output cable

<span id="page-34-0"></span>

**Figure 4.7: Residuals,** |∆|**, of the consistency checks for the sampling bridge [\[ \]](#page-46-6) (open circles) and the DJIB [\[ \]](#page-46-2) (solid circles). Dashed line circles correspond to** |∆| < 5 µΩ/Ω **and**  $|\Delta| < 0.5 \mu\Omega/\Omega$ .

impedances [\[ ,](#page-46-7) [\]](#page-46-8) which are matched to mitigate their influence. This influence is further reduced by interchanging the position of the measured impedances inside the bridge setup at the level of the current detection  $D_1$  and  $D_2$  (see Figure [\)](#page-35-0).

With this universal impedance bridge a large variety of like and unlike impedacnes ca be compared with low uncertaintes and a measurement noise which is as lo as expected by theory.

<span id="page-35-0"></span>

**Figure 4.8: Schematic overview of the measurement setup for the quadrature measurements with a** 10 nF **capacitance standard and a QHR (after [\[ \]](#page-46-4), courtesy S. Bauer).**

## **5 Maintaining a capacitance scale with the AC QHE in graphene**

## **5.1 Calibration and traceability**

The concepts of calibration and traceability are defined in the *International Vocabulary of Metrology* [\[ \]](#page-46-9), here quoted:

- **2.39 Calibration** operation that, under specified conditions, in a first step, establishes a relation between the quantity values with measurement uncertainties provided by measurement standards and corresponding indications with associated measurement uncertainties and, in a second step, uses this information to establish a relation for obtaining a measurement result from an indication.
- **2.41 Metrological traceability** property of a measurement result whereby the result can be related to a reference through a documented unbroken chain of calibrations, each contributing to the measurement uncertainty.

(NOTE 2) Metrological traceability requires an established calibration hierarchy.

(NOTE 3) Specification of the reference must include the time at which this reference was used in establishing the calibration hierarchy, along with any other relevant metrological information about the reference, such as when the first calibration in the calibration hierarchy was performed.

## **5.2 Traceability chains**

In primary electrical impedance metrology a traceability chain starts with the realisation of the ohm from the quantum Hall effect.

The chain then logicall[y](#page-36-0) proceeds by comparisons performed with dedicated measurement setups, until the calibration of a set of impedances (maintained standard) of very high stability is achieved.

The typical target of a capacitance traceability chain is the calibration of capacitors of 10 pF or 100 pF nominal values, since these are the most stable available and hence the capacitance unit can be maintained between successive calibration at the highest accuracy level.

## **5.3 Traditional traceability chain**

An example of a traditional traceability chain from the (dc) quantum Hall effect to 10 pF capacitance is shown in Figure  $\therefore$  Others can be found in  $\left[ \quad , \quad \right]$  $\left[ \quad , \quad \right]$  $\left[ \quad , \quad \right]$ .

In Figure the DC quantum Hall resistance is employed to calibrate in dc, using a cryogenic current comparator (CCC), an ac-dc resistor of appropriate value (in this case

<span id="page-36-0"></span> $3$ The ordering in time of the comparisons can be different from the logical ordering implied in the traceability chain.

<span id="page-37-0"></span>

**Figure 5.1: Traceability chain for the realisation of capacitance (at** 10 pF − 100 pF **level) from the dc quantum Hall effect. After Ref. [Sec. 6.37][\[ \]](#page-44-3)**

1.29 kΩ of calculable frequency performance [\[ ,](#page-46-12) [,](#page-46-13) [\]](#page-47-0). A resistance transformer ratio bridge is employed to scale up in the ac regime the resistance, calibrating two resistance standards *R*<sup>1</sup> and *R*<sup>2</sup> (in this case of 12.9 kΩ. A quadrature bridge can calibrate the product of two capacitors  $C_1$  and  $C_2$  under the condition  $\omega^2 R_1 R_2 C_1 C_2 = 1$ ; in this example, two 10 nF capacitors at the frequency of about 1233 Hz. Further scaling with a capacitance transformer ratio bridge allows to realise a capacitance scale down to 10 pF.

#### **5.3.1 GIQS traceability chains**

The GIQS project results allow to consideraby simplify the traditional traceability chain of Figure via three routes:

- **ACQHE** The direct exploitation of the quantum Hall resistance in the AC regime (AC-QHR) allows to avoid completely the need of a calculable resistor to perform the AC-DC resistance transfer [\[ ,](#page-47-1) [,](#page-44-4) , [\]](#page-47-2). The calculable resistors and the associated DC measurements can be avoided;
- *R* − *C* **transfer** The most complex step of the traditional traceability chain is the *R* − *C* comparison, which asks for four standards. As described in Section the *R* −*C*

18SIB07 GIQS Good Practice Guide **and Contact Contact Contact Automobile 188** – 38 –

<span id="page-38-0"></span>

**Figure 5.2: Traceability chains under development at (a) CMI, (b) INRIM and (c) KRISS within the framework of the project 18SIB07 GIQS, from a graphene AC QHR standard to a** 100 pF **standard capacitor.**

transfer with digital bridges can be performed between two standards, a resistor and a capacitor

*C* **scaling** Josephson bridges (Section [\)](#page-28-0) allow to perform ratio measurement for capacitance scaling without the need of a ratio standard calibration, as occurs for the inductive voltage divider of traditional transformer bridges. Electronic digitallyassisted bridges can also considerably simplify the task of ratio measurements, although they still require a ratio calibration.

As examples, we briefly summarize three traceability chains developed within GIQS:

- **CMI** The CMI traceability chain, figure [\(](#page-38-0)a), starts with the calibration at 1233 Hz of a 10 nF capacitance standard against a graphene ACQHR standard by means of an electronic fully-digital quadrature bridge, working at 1 : 1 impedance magnitude ratio. Then, the 10 nF value is scaled down to a 1 nF capacitance standard by means of a 10 : 1 digitally-assisted bridge operating again at 1233 Hz. Finally, the 1 nF value is scaled down to a 100 pF capacitance standard with the same digitally-assisted bridge.
- **INRIM** The INRIM traceability chain, figure [\(](#page-38-0)b), starts with the calibration at 1541 Hz of an 8 nF solid-dielectric capacitance standard against a graphene ACQHR standard by means of an electronic quadrature fully-digital bridge [\[ \]](#page-44-13), working at 1 : 1 impedance magnitude ratio. Then, the 8 nF value is scaled down to a 1 nF gas capacitance standard by means of an 8 : 1 digitally-assisted bridge [\[ \]](#page-44-11) operating again at 1541 Hz. Finally, the 1 nF value is scaled down to a 100 pF quartz capacitance standard by means of a capacitance build-up method  $\lceil \quad \rceil$ .
- **KRISS** is evaluating different possible traceability chains as shown in figure [\(](#page-38-0)c). The leftmost one is the current traceability chain starting with a DCQHR standard and which was described in [\[ \]](#page-46-11). The rightmost chain starts with an ACQHR standard and is the same CMI chain described above. The center chain starts with a DC-QHR standard which is used to calibrate a 1 kΩ calculable AC/DC Haddad resistance standard by means of a cryogenic current comparator. The 1 kΩ standard is then used to calibrate a 100 kΩ AC resistance standard by means of a 10 : 1 digitally-assisted bridge, in two successive steps. The 100 k $\Omega$  resistor value is transferred to a 1 nF capacitance standard by means of an electronic quadrature fully-digital bridge. Finally, the 1 nF value is scaled down to a 100 pF capacitance standard with the 10 : 1 digitally-assisted bridge.

## **5.4 Capacitance artifact standards**

National metrology institutes maintain a local capacitance scale, typically composed of one or more standard for each decadal value. Each standard is thoroughly characterized for the influence of the environmental parameters (typically temperature, sometimes humidity and temperature also) and calibrated periodically; its value is monitored over the long term to determine the drift over time, so a prediction of the capacitance value and the corresponding in-use uncertainty at any time after the last calibration can be obtained. The range covered by commercial capacitance standards starts from 1 pF and goes up to 100 µF. Higher values, up to 1 F, are synthesized by passive transformer standards [\[ ,](#page-47-4) [\]](#page-47-5) or with the aid of electronic amplifiers.

## **5.4.1 Fused-silica capacitors**

The most stable capacitance standards, used for long-term maintenance of the farad unit in national metrology institutes, are given by monolithic fused-silica or fused-quartz standards, available in the 1 pF to 100 pF range. The present construction is due to Cutkosky [\[ \]](#page-47-6): active and shield silver film electrodes are directly fired over a dielectric "hockey puck" and the element contacted by springs in a supporting cell.

The frequency dependence of fused-silica capacitors is small (of the order of  $1 \times 10^{-6}$ ) in the audio frequency range [  $\,$  ]) and the temperature coefficient is around 12  $\times$  10<sup>-6</sup> K<sup>-1</sup> [\[ \]](#page-47-8). The time drift can be below 10<sup>-7</sup> per year. A commercial model with a thermostated enclosure is available (Andeen-Hagerling AH1100) is available and has been employed in international intercomparisons [\[ \]](#page-47-9).

## **5.4.2 Gas-dielectric capacitors**

The range from 1 pF to 10 nF can be also covered by sealed gas-dielectric capaci-tors [\[ ,](#page-47-10)  $\,$  [\]](#page-47-11). Gas-dielectric capacitors can have a low (less than 2  $\times$  10<sup>-6</sup> K<sup>-1</sup> [\[ \]](#page-47-10)) temperature coefficient, and a very low (in the 10<sup>-6</sup> range) loss. The very small frequency dependence in the audio frequency range,can be evaluated from radio-frequency measurements [\[ ,](#page-47-12) [\]](#page-47-13).

## **5.4.3 Solid-dielectric capacitors**

Standards from 1 nF to 100 µF are available as dielectric (mica, polymer) capacitors. The temperature dependence (several  $10^{-5} K^{-1}$ ), the frequency dependence and loss (in the 10−<sup>5</sup> -10−<sup>4</sup> range) is much larger than silica or gas-dielectric standards, and the time stability is typically worse. Standards made from electronic components in a thermostated enclosure have been realized  $\begin{bmatrix} , & , \end{bmatrix}$  $\begin{bmatrix} , & , \end{bmatrix}$  $\begin{bmatrix} , & , \end{bmatrix}$ 

## **5.5 Calibration of commercial meters**

## **5.5.1 Capacitance meters**

At the present time the highest-accuracy capacitance meters available on the market are the Andeen-Hagerling AH2500A, AH2550A (fixed frequency, 1 kHz and AH2700A (variable frequency, 20 Hz to 20 kHz). The measurement range is up to  $1 \mu F$ . The bridges rely on internal fused-silica capacitance standards; an artifact calibration mode is available, performed by measurement of a capacitor in the 10 pF to 1600 pF range.

### **5.5.2 Impedance meters**

In commercially available impedance meters (also called *LCR* or *RCL* meters/bridges, or impedance analyzers) the ratio standard necessary for the measurement action is provided by an electronic circuit, either analog or digital. The impedance being measured is compared with a internal reference impedance (chosen within a set). The base accuracy is typically limited to parts in  $10^4$ .

The calibration of impedance meters is performed with a set of impedance standards of different kind (resistors, capacitors and inductors) and different nominal values. Each standard has to be manually connected to the meter. The difference between the reading value and the reference value (the latter coming from a calibration certificate) is the meter reading error, for that particular nominal impedance value and measurement frequency. Often, electronic impedance bridges allow to perform the so-called *artifact calibration*, which is a *de facto* adjustment procedure: for each impedance standard measured, the corresponding reference numerical value is entered (typically with a keyboard) in the bridge memory. A firmware calculates a set of adjustment numerical coefficients and store them in the bridge permanent memory. The coefficients are then employed during normal measurements, to convert raw data into readings.

## **References**

<span id="page-42-0"></span>[1] "EMPIR joint research project 18SIB07 GIQS, Graphene Impedance Quantum Standard,"

[.](https://www.ptb.de/empir2019/giqs)

- <span id="page-42-1"></span>[2] 26th General Conference of Weights and Measures (CGPM), "Resolution 1: On the revision of the International system of units (SI)," in *in press.*, 2018. [Online]. Available:
- <span id="page-42-2"></span>[3] Bureau International des Poids et Mesures, "The International System of Units," 2019, 9th Edition. [Online]. Available:
- <span id="page-42-3"></span>[4] E. H. Hall, "On a new action of the magnet on electric currents," *Am. J. Math.*, pp. 287–292, 1879.
- <span id="page-42-4"></span>[5] K.von Klitzing, G. Dorda, and M. Pepper, "New method for high-accuracy determination of the fine-structure constant based on quantized Hall resistance," *Phys. Rev. Lett.*, vol. 45, no. 6, pp. 494–497, Aug. 1980.
- <span id="page-42-5"></span>[6] F. Piquemal, G. Geneves, F. Delahaye, J. P. Andre, J. N. Patillon, and P. Frijlink, "Report on a joint BIPM-EUROMET project for the fabrication of QHE samples by the LEP," *IEEE Trans. Instr. Meas.*, vol. 42, no. 2, pp. 264–268, Apr 1993.
- <span id="page-42-6"></span>[7] Consultative Committee for Electricity and Magnetism, "*Mise en pratique* for the definition of the ampere and other electric units in the SI," 20 May 2019, appendix 2 of the SI Brochure. [Online]. Available:
- <span id="page-42-7"></span>[8] K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, and A. A. Firsov, "Electric field effect in atomically thin carbon films," *Science*, vol. 306, no. 5696, pp. 666–669, 2004.
- <span id="page-42-8"></span>[9] R. Ribeiro-Palau, F. Lafont, J. Brun-Picard, D. Kazazis, A. Michon, F. Cheynis, O. Couturaud, C. Consejo, B. Jouault, W. Poirier, and F. Schopfer, "Quantum Hall resistance standard in graphene devices under relaxed experimental conditions," *Nature Nanotech.*, vol. 10, pp. 965–971, 2015.
- <span id="page-42-9"></span>[10] M. Kruskopf, D. M. Pakdehi, K. Pierz, S. Wundrack, R. Stosch, T. Dziomba, M. Götz, J. Baringhaus, J. Aprojanz, C. Tegenkamp, J. Lidzba, T. Seyller, F. Hohls, F. J. Ahlers, and H. W. Schumacher, "Comeback of epitaxial graphene for electronics: large-area growth of bilayer-free graphene on SiC," *2D Materials*, vol. 3, no. 4, p. 041002, sep 2016.
- <span id="page-42-10"></span>[11] T. J. B. M. Janssen, S. Rozhko, I. Antonov, A. Tzalenchuk, J. M. Williams, Z. Melhem, H. He, S. Lara-Avila, S. Kubatkin, and R. Yakimova, "Operation of graphene quantum Hall resistance standard in a cryogen-free table-top system," *2D Materials*, vol. 2, no. 3, p. 035015, aug 2015.
- <span id="page-42-11"></span>[12] A. F. Rigosi, A. R. Panna, S. U. Payagala, M. Kruskopf, M. E. Kraft, G. R. Jones, B.-Y. Wu, H.-Y. Lee, Y. Yang, J. Hu, D. G. Jarrett, D. B. Newell, and R. E. Elmquist, "Graphene

18SIB07 GIQS Good Practice Guide **Calculation** – 43 –

devices for tabletop and high-current quantized Hall resistance standards," *IEEE Trans. Instrum. Meas.*, vol. 68, no. 6, pp. 1870–1878, 2019.

- <span id="page-43-0"></span>[13] H. He, K. H. Kim, A. Danilov, D. Montemurro, L. Yu, Y. W. Park, F. Lombardi, T. Bauch, K. Moth-Poulsen, T. Iakimov, R. Yakimova, P. Malmberg, C. Müller, S. Kubatkin, and S. Lara-Avila, "Uniform doping of graphene close to the Dirac point by polymer-assisted assembly of molecular dopants," *Nature Commun.*, vol. 9, no. 1, pp. 3–9, 2018.
- <span id="page-43-1"></span>[14] A. F. Rigosi, M. Kruskopf, H. M. Hill, H. Jin, B.-Y. Wu, P. E. Johnson, S. Zhang, M. Berilla, A. R. Hight Walker, C. A. Hacker, D. B. Newell, and R. E. Elmquist, "Gateless and reversible carrier density tunability in epitaxial graphene devices functionalized with chromium tricarbonyl," *Carbon*, vol. 142, pp. 468–474, 2019.
- <span id="page-43-2"></span>[15] Y. Yang, L.-I. Huang, Y. Fukuyama, F.-H. Liu, M. A. Real, P. Barbara, C.-T. Liang, D. B. Newell, and R. E. Elmquist, "Low carrier density epitaxial graphene devices on SiC," *Small*, vol. 11, no. 1, pp. 90–95, 2015.
- <span id="page-43-3"></span>[16] H. He, S. Lara-Avila, K. H. Kim, N. Fletcher, S. Rozhko, T. Bergsten, G. Eklund, K. Cedergren, R. Yakimova, Y. W. Park, A. Tzalenchuk, and S. Kubatkin, "Polymer-encapsulated molecular doped epigraphene for quantum resistance metrology," *Metrologia*, vol. 56, no. 4, p. 045004, 2019.
- <span id="page-43-4"></span>[17] D.-H. Chae, M. Kruskopf, J. Kučera, J. Park, Y. Yin, P. Svoboda, P. Chrobok, F. Couëdo, N. T. M. Tran, D. B. Kim, K. Pierz, M. Goetz, and F. Schopfer, "Investigation of the stability of graphene devices for quantum resistance metrology at direct and alternating current," *Meas. Sci. Technol.*, vol. 33, no. 6, p. 065012, mar 2022.
- <span id="page-43-5"></span>[18] M. Kruskopf, A. F. Rigosi, A. R. Panna, D. K. Patel, H. Jin, M. Marzano, M. Berilla, D. B. Newell, and R. E. Elmquist, "Two-terminal and multi-terminal designs for next-generation quantized Hall resistance standards: Contact material and geometry," *IEEE Trans. Electron Dev.*, vol. 66, no. 9, pp. 3973–3977, Sep. 2019.
- <span id="page-43-6"></span>[19] F. Delahaye and B. Jeckelmann, "Revised technical guidelines for reliable dc measurements of the quantized Hall resistance," *Metrologia*, vol. 40, no. 5, pp. 217–223, sep 2003.
- <span id="page-43-7"></span>[20] M. Götz, D. Drung, E. Pesel, H.-J. Barthelmess, C. Hinnrichs, C. Assmann, M. Peters, H. Scherer, B. Schumacher, and T. Schurig, "Improved cryogenic current comparator setup with digital current sources," *IEEE Trans. Instr. Meas.*, vol. 58, no. 4, pp. 1176–1182, 2009.
- <span id="page-43-8"></span>[21] J. Kučera, P. Svoboda, and K. Pierz, "AC and DC quantum Hall measurements in GaAsbased devices at temperatures up to 4.2 K," *IEEE Trans. Instr. Meas.*, vol. 68, no. 6, pp. 2106–2112, June 2019.
- <span id="page-43-9"></span>[22] L. Callegaro, *Electrical impedance: principles, measurement, and applications*, ser. Series in Sensors. CRC Press: Taylor and Francis, 2013, iSBN: 9781439849101.
- <span id="page-43-10"></span>[23] "EUROMET project n. 540." [Online]. Available:
- <span id="page-43-11"></span>[24] B. P. Kibble and J. Schurr, "A novel double-shielding technique for ac quantum Hall measurement," *Metrologia*, vol. 45, no. 5, pp. L25–L27, sep 2008.

**18SIB07 GIQS Good Practice Guide** – 44 –

- <span id="page-44-0"></span>[25] S. H. Christie, "Experimental determination of the laws of magnetoelectric induction," *Phil. Trans. Roy. Soc.*, vol. 123, pp. 95–142, 1833.
- <span id="page-44-1"></span>[26] C. Wheatstone, "An account of several new instruments and processes for determining the constants of a voltaic circuit," *Phil. Trans. Roy. Soc.*, vol. 133, pp. 303–327, 1843.
- <span id="page-44-2"></span>[27] B. P. Kibble and G. H. Rayner, *Coaxial ac bridges*. Bristol, UK: Adam Hilger Ltd, 1984.
- <span id="page-44-3"></span>[28] S. Awan, B. Kibble, and J. Schurr, *Coaxial Electrical Circuits for Interference–Free Measurments*, ser. IET Electrical Measurement. Institute of Engineering and Technology, 2010, ISBN: 9781849190695.
- <span id="page-44-4"></span>[29] J. Schurr, V. Bürkel, and B. P. Kibble, "Realizing the farad from two ac quantum Hall resistances," *Metrologia*, vol. 46, no. 6, p. 619, 2009.
- <span id="page-44-5"></span>[30] W. Helbach, P. Marczinowski, and G. Trenkler, "High-Precision Automatic Digital AC Bridge," *IEEE Trans. Instr. Meas.*, vol. 32, no. 1, pp. 159–162, mar 1983.
- <span id="page-44-6"></span>[31] W. Helbach and H. Schollmeyer, "Impedance measuring methods based on multiple digital generators," *IEEE Trans. Instrum. Meas.*, vol. IM-36, pp. 400–405, 6 1987.
- <span id="page-44-7"></span>[32] D. Tarach and G. Trenkler, "High-accuracy n-port impedance measurement by means of modular digital AC compensators," *IEEE Trans. Instrum. Meas.*, vol. 42, pp. 622–626, 1993.
- <span id="page-44-8"></span>[33] F. Cabiati and G. C. Bosco, "*LC* comparison system based on a two-phase generator," *IEEE Trans. Instrum. Meas.*, vol. IM-34, pp. 344–349, 1985.
- <span id="page-44-9"></span>[34] B. C. Waltrip and N. M. Oldham, "Digital impedance bridge," *IEEE Trans. Instrum. Meas.*, vol. 44, pp. 436–439, 1995.
- <span id="page-44-10"></span>[35] A. Muciek, "Digital impedance bridge based on a two-phase generator," IEEE Trans. In*strum. Meas.*, vol. 46, pp. 467–470, 1997.
- <span id="page-44-11"></span>[36] L. Callegaro, V. D'Elia, and B. Trinchera, "Realization of the farad from the dc quantum Hall effect with digitally assisted impedance bridges," *Metrologia*, vol. 47, pp. 464–472, 2010.
- <span id="page-44-13"></span>[37] M. Marzano, M. Ortolano, V. D'Elia, A. Müller, and L. Callegaro, "A fully digital bridge towards the realization of the farad from the quantum Hall effect," *Metrologia*, vol. 58, no. 1, p. 015002, dec 2020.
- <span id="page-44-12"></span>[38] H. Bachmair and R. Vollmert, "Comparison of Admittances by Means of a Digital Double-Sinewave Generator," *IEEE Trans. Instr. Meas.*, vol. 29, no. 4, pp. 370–372, 1980.
- <span id="page-44-14"></span>[39] L. Callegaro, V. D'Elia, M. Kampik, D. B. Kim, M. Ortolano, and F. Pourdanesh, "Experiences with a Two-Terminal-Pair Digital Impedance Bridge," *IEEE Trans. Instr. Meas.*, vol. 64, no. 6, pp. 1460–1465, 2015.
- <span id="page-44-15"></span>[40] M. Dutta, A. Rakshit, and S. Bhattacharyya, "Development and study of an automatic AC bridge for impedance measurement," *IEEE Trans. Instr. Meas.*, vol. 50, no. 5, pp. 1048– 1052, 2001.

18SIB07 GIQS Good Practice Guide<br>
- 45 –

- <span id="page-45-0"></span>[41] J. Kučera and J. Kováč, "A reconfigurable four terminal-pair digitally assisted and fully digital impedance ratio bridge," *IEEE Trans. Instr. Meas.*, vol. 67, no. 5, pp. 1199–1206, 2018.
- <span id="page-45-1"></span>[42] M. Kampik, M. Kurczalski, M. Grzenik, T. Lippert, and A. Christensen, "On the need for development of the highly stable source of digitally synthesized AC voltage with increased bandwidth for metrology and diagnostic applications," in *2016 Conference on Diagnostics in Electrical Engineering (Diagnostika)*. IEEE, sep 2016, pp. 1–4.
- <span id="page-45-2"></span>[43] R. Sedlacek, "A Wide-Range Maxwell-Wien Bridge Utilizing IVD's and Precision Electronic Circuits," in *2005 IEEE Instrumentationand Measurement Technology Conference Proceedings*, vol. 2, no. May. IEEE, 2005, pp. 1341–1344.
- <span id="page-45-3"></span>[44] R. Sedlacek and J. Boháček, "Bridges for calibrating four-terminal-pair standards of selfinductance at frequencies up to 10 kHz," *Meas. Sci. Technol.*, vol. 20, no. 2, p. 025105, feb 2009.
- <span id="page-45-4"></span>[45] G. Ramm, "Impedance Measuring Device Based on an AC Potentiometer," *IEEE Trans. Instr. Meas.*, vol. IM-34, no. 2, pp. 341–344, jun 1985.
- <span id="page-45-5"></span>[46] J. Lan, Z. Zhang, Z. Li, Q. He, J. Zhao, and Z. Lu, "A digital compensation bridge for R -C comparisons," *Metrologia*, vol. 49, no. 3, p. 266, jun 2012.
- <span id="page-45-6"></span>[47] B. Trinchera, L. Callegaro, and V. D'Elia, "Quadrature Bridge for *R*– *C* Comparisons Based on Polyphase Digital Synthesis," *IEEE Trans. Instr. Meas.*, vol. 58, no. 1, pp. 202–206, jan 2009.
- <span id="page-45-8"></span>[48] J. Lee, J. Schurr, J. Nissilä, L. Palafox, R. Behr, and B. P. Kibble, "Programmable Josephson arrays for impedance measurements," *IEEE Trans. Instr. Meas.*, vol. 60, no. 7, pp. 2596–2601, jul 2011.
- <span id="page-45-9"></span>[49] S. P. Benz and C. A. Hamilton, "A pulse-driven programmable Josephson voltage standard," *Appl. Phys. Lett.*, vol. 68, no. 22, pp. 3171–3173, 1996.
- <span id="page-45-10"></span>[50] O. Kieler, R. Wendisch, R.-W. Gerdau, T. Weimann, J. Kohlmann, and R. Behr, "Stacked Josephson junction arrays for the pulse-driven AC Josephson voltage standard," *IEEE Trans. Appl. Supercond.*, vol. 31, no. 5, pp. 1–5, 2021.
- <span id="page-45-7"></span>[51] J. Lee, J. Schurr, J. Nissilä, L. Palafox, and R. Behr, "The Josephson two-terminal-pair impedance bridge," *Metrologia*, vol. 47, no. 4, pp. 453–459, aug 2010.
- <span id="page-45-11"></span>[52] L. Palafox, R. Behr, J. Nissilä, J. Schurr, and B. P. Kibble, "Josephson impedance bridges as universal impedance comparators," in *2012 Conference on Precision electromagnetic Measurements*. IEEE, jul 2012, pp. 464–465.
- <span id="page-45-12"></span>[53] L. Palafox, R. Behr, J. Schurr, and B. P. Kibble, "Precision 10:1 capacitance ratio measurement using a Josephson impedance bridge," *29th Conference on Precision Electromagnetic Measurements (CPEM 2014)*, pp. 232–233, 2014.

18SIB07 GIQS Good Practice Guide **6 and Contract Co** 

- <span id="page-46-0"></span>[54] T. Hagen, L. Palafox, and R. Behr, "A Josephson impedance bridge based on programmable Josephson Voltage standards," *IEEE Trans. Instr. Meas.*, vol. 66, no. 6, pp. 1539–1545, jun 2017.
- <span id="page-46-1"></span>[55] F. Overney, F. Lüönd, and B. Jeanneret, "Broadband fully automated digitally assisted coaxial bridge for high accuracy impedance ratio measurements," *Metrologia*, vol. 53, no. 3, pp. 918–926, jun 2016.
- <span id="page-46-2"></span>[56] F. Overney, N. E. Flowers-Jacobs, B. Jeanneret, A. Rüfenacht, A. E. Fox, J. M. Underwood, A. D. Koffman, and S. P. Benz, "Josephson-based full digital bridge for high-accuracy impedance comparisons," *Metrologia*, vol. 53, no. 4, pp. 1045–1053, aug 2016.
- <span id="page-46-3"></span>[57] N. E. Flowers-Jacobs, A. E. Fox, P. D. Dresselhaus, R. E. Schwall, and S. P. Benz, "Two-Volt Josephson Arbitrary Waveform Synthesizer Using Wilkinson Dividers," *IEEE Trans. Appl. Supercond.*, vol. 26, no. 6, pp. 1–1, sep 2016.
- <span id="page-46-4"></span>[58] S. Bauer, R. Behr, R. E. Elmquist, M. Götz, J. Herick, O. Kieler, M. Kruskopf, J. Lee, L. Palafox, Y. Pimsut, and J. Schurr, "A four-terminal-pair josephson impedance bridge combined with a graphene-quantized hall resistance," *Meas. Sci. Technol.*, vol. 32, no. 6, p. 065007, mar 2021.
- <span id="page-46-6"></span>[59] F. Overney and B. Jeanneret, "*RLC* Bridge Based on an Automated Synchronous Sampling System," *IEEE Trans. Instr. Meas.*, vol. 60, no. 7, pp. 2393–2398, jul 2011.
- <span id="page-46-5"></span>[60] F. Delahaye, "Series and parallel connection of multiterminal quantum Hall-effect devices," *Journal of Applied Physics*, vol. 73, no. 11, pp. 7914–7920, jun 1993.
- <span id="page-46-7"></span>[61] P. S. Filipski, M. Boecker, S. P. Benz, and C. J. Burroughs, "Experimental determination of the voltage lead error in an ac Josephson voltage standard," *IEEE Trans. Instrum. Meas.*, vol. 60, no. 7, pp. 2387–2392, 2011.
- <span id="page-46-8"></span>[62] H. E. van den Brom and E. Houtzager, "Voltage lead corrections for a pulse-driven ac Josephson voltage standard," *Meas. Sci. Technol.*, vol. 23, no. 12, p. 124007, dec 2012.
- <span id="page-46-9"></span>[63] "JCGM 200:2012, International vocabulary of metrology – basic and general concepts and associated terms (VIM)," 2012. [Online]. Available:
- <span id="page-46-10"></span>[64] Y. Nakamura, M. Nakanishi, and T. Endo, "Measurement of frequency dependence of standard capacitors based on the QHR in the range between 1 kHz and 1.592 kHz," *IEEE Trans. Instr. Meas.*, vol. 50, no. 2, pp. 290–293, 2001.
- <span id="page-46-11"></span>[65] D. B. Kim, D. M. Kassim, W.-S. Kim, L. Callegaro, V. D'Elia, B. Trinchera, J. Kucera, and R. Sedlacek, "Traceability chain at KRISS from DC quantum Hall resistance to farad using coaxial bridges," *IEEE Transa. Instr. Meas.*, vol. 68, no. 6, pp. 1941–1947, 2019.
- <span id="page-46-12"></span>[66] R. J. Haddad, "A resistor calculable from DC to  $\omega = 10^5$  rad/s," Sch. Eng. Appl. Sci., George Washington Univ., M. S. Thesis, Apr. 1969.
- <span id="page-46-13"></span>[67] D. L. H. Gibbings, "A design for resistors of calculable a.c./d.c. resistance ratio," *Proc. Inst. Elec. Eng.*, vol. 110, pp. 335–347, 1963.

**18SIB07 GIQS Good Practice Guide** – 47 –

- <span id="page-47-0"></span>[68] J. Bohacek and B. M. Wood, "Octofilar resistors with calculable frequency dependence," *Metrologia*, vol. 38, pp. 241–247, 2001.
- <span id="page-47-1"></span>[69] A. Inglis, B. Wood, M. Cote, R. Young, and M. Early, "Direct determination of capacitance standards using a quadrature bridge and a pair of quantized Hall resistors," *IEEE Trans. Instr. Meas.*, vol. 52, no. 2, pp. 559–562, 2003.
- <span id="page-47-2"></span>[70] J. Schurr, F. Ahlers, and B. P. Kibble, "The ac quantum Hall resistance as an electrical impedance standard and its role in the SI," *Meas. Sci. Technol*, vol. 23, no. 12, p. 124009, nov 2012.
- <span id="page-47-3"></span>[71] N. T. M. Tran, V. D'Elia, L. Callegaro, and M. Ortolano, "A capacitance build-up method to determine LCR meter errors and capacitance transfer," *IEEE Trans. Instr. Meas.*, vol. 69, no. 8, pp. 5727–5735, 2020.
- <span id="page-47-4"></span>[72] H. P. Hall, "A precise standard of high capacitance," *IEEE Trans. Instr. Meas.*, vol. IM-25, no. 4, pp. 495–497, 1976.
- <span id="page-47-5"></span>[73] A. Kuperman, S. Tapuchi, S. Makarenko, and U. Suissa, "Capacitance-increase method," *IEEE Trans. Instr. Meas.*, vol. 59, no. 4, pp. 832–839, 2010.
- <span id="page-47-6"></span>[74] R. D. Cutkosky and L. H. Lee, "Improved ten-picofarad fused silica dielectric capacitor," *J. Res. Nat. Bur. Std.*, vol. 69C, no. 3, pp. 173–179, Sep 1965.
- <span id="page-47-7"></span>[75] Y. Wang, "Frequency dependence of capacitance standards," *Rev. Sci. Instrum.*, vol. 74, no. 9, pp. 4212–4215, sep 2003.
- <span id="page-47-8"></span>[76] M. G. Daniel, "Characterization of a fused silica capacitance standard," Sandia Nat. Lab., Albuquerque, NM 871 85-0665, Tech. Rep. SAND94-3146, Jan 1995.
- <span id="page-47-9"></span>[77] P. Gournay, B. Rolland, R. Chayramy, F. Overney, Y. Yang, L. Huang, Z. Lu, Y. Wang, A. Koffman, L. Johnson, R. Xie, J. Belliss, S. Giblin, B. Thornton, J. Schurr, J. Lee, and Y. Semenov, "Comparison CCEM-K4.2017 of 10 pF and 100 pF capacitance standards," *Metrologia*, vol. 56, no. 1A, pp. 01 001–01 001, nov 2018.
- <span id="page-47-10"></span>[78] J. F. Hersh, "A highly steable reference standard capacitor," *General Radio Exp.*, vol. 37, no. 8, pp. 2–8, 1963.
- <span id="page-47-11"></span>[79] A. F. Dunn, "Determination of an absolute scale of capacitance," *Canadian J. Phys.*, vol. 42, pp. 53–69, Jan 1964.
- <span id="page-47-12"></span>[80] L. Callegaro and F. Durbiano, "Four-terminal-pair impedances and scattering parameters," *Meas. Sci. Technol.*, vol. 14, no. 4, pp. 523–529, mar 2003.
- <span id="page-47-13"></span>[81] L. Callegaro, "The metrology of electrical impedance at high frequency: a review," *Meas. Sci. Technol.*, vol. 20, no. 2, p. 022002, dec 2008.

<span id="page-47-14"></span>

18SIB07 GIQS Good Practice Guide **and Contact Contact Additional Add** 

- <span id="page-48-0"></span>[83] L. Callegaro, V. D'Elia, and D. Serazio, "10-nF capacitance transfer standard," *IEEE Trans. Instr. Meas.*, vol. 54, no. 5, pp. 1869–1872, 2005.
- <span id="page-48-1"></span>[84] H. Xiaobing, D. Dongxue, J. Pan, and W. Wei, "Development of high-accuracy standard capacitors and capacitance box," *IEEE Trans. Instr. Meas.*, vol. 65, no. 3, pp. 666–671, 2016.