A 1.3 GHz fifth generation SPARC64 microprocessor
H Ando, Y Yoshida, A Inoue, I Sugiyama… - Proceedings of the 40th …, 2003 - dl.acm.org
H Ando, Y Yoshida, A Inoue, I Sugiyama, T Asakawa, K Morita, T Muta, T Motokurumada…
Proceedings of the 40th annual Design Automation Conference, 2003•dl.acm.orgA 5th generation SPARC64 processor is fabricated in 130nm SOI CMOS process with 8
layers of Cu metallization. It runs at 1.3 GHz with 34.7 W power dissipation in the laboratory.
The chip contains over 190M transistors with 19M in logic circuits. The chip size is 18.14 mm
x 15.99 mm. The error detection and recovery mechanism is implemented for execution units
and data path logic circuits in addition to on-chip arrays to detect and recover from data logic
error. This processor is developed by using mostly in-house CAD tools.
layers of Cu metallization. It runs at 1.3 GHz with 34.7 W power dissipation in the laboratory.
The chip contains over 190M transistors with 19M in logic circuits. The chip size is 18.14 mm
x 15.99 mm. The error detection and recovery mechanism is implemented for execution units
and data path logic circuits in addition to on-chip arrays to detect and recover from data logic
error. This processor is developed by using mostly in-house CAD tools.
A 5th generation SPARC64 processor is fabricated in 130nm SOI CMOS process with 8 layers of Cu metallization. It runs at 1.3GHz with 34.7W power dissipation in the laboratory. The chip contains over 190M transistors with 19M in logic circuits. The chip size is 18.14mm x 15.99mm. The error detection and recovery mechanism is implemented for execution units and data path logic circuits in addition to on-chip arrays to detect and recover from data logic error. This processor is developed by using mostly in-house CAD tools.
ACM Digital Library