Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/3174243.3174250acmconferencesArticle/Chapter ViewAbstractPublication PagesfpgaConference Proceedingsconference-collections
research-article

Configurable FPGA Packet Parser for Terabit Networks with Guaranteed Wire-Speed Throughput

Published: 15 February 2018 Publication History
  • Get Citation Alerts
  • Abstract

    As throughput of computer networks is on a constant rise, there is a need for ever-faster packet parsing modules at all points of the networking infrastructure. Parsing is a crucial operation which has an influence on the final throughput of a network device. Moreover, this operation must precede any kind of further traffic processing like filtering/classification, deep packet inspection, and so on. This paper presents a parser architecture which is capable to currently scale up to a terabit throughput in a single FPGA, while the overall processing speed is sustained even on the shortest frame lengths and for an arbitrary number of supported protocols. The architecture of our parser can be also automatically generated from a high-level description of a protocol stack in the P4 language which makes the rapid deployment of new protocols considerably easier. The results presented in the paper confirm that our automatically generated parsers are capable of reaching an effective throughput of over 1 Tbps (or more than 2000 Mpps) on the Xilinx UltraScale+ FPGAs and around 800 Gbps (or more than 1200 Mpps) on their previous generation Virtex-7 FPGAs.

    References

    [1]
    M. Attig and G. Brebner. 2011. 400 Gb/s Programmable Packet Parsing on a Single FPGA. In Architectures for Networking and Communications Systems (ANCS), 2011 Seventh ACM/IEEE Symposium on. 12--23.
    [2]
    P. Benáček, V. Puš, and H. Kubátová. 2016. P4-to-VHDL: Automatic Generation of 100 Gbps Packet Parsers. In 2016 IEEE 24th Annual International Symposium on Field-Programmable Custom Computing Machines (FCCM). 148--155.
    [3]
    L. Kekely, J. Kořenek, and V. Puš. 2012. Low-latency Modular Packet Header Parser for FPGA. In Proceedings of the Eighth ACM/IEEE Symposium on Architectures for Networking and Communications Systems. ACM, New York, NY, USA, 77--78.
    [4]
    L. Kekely, V. Puš, and J. Kořenek. 2014. Design Methodology of Configurable High Performance Packet Parser for FPGA. In 17th IEEE Symposium on Design and Diagnostics of Electronic Circuits&Systems. IEEE Computer Society, 189--194.
    [5]
    P. Kobierský, J. Kořenek, and L. Polčák. 2009. Packet header analysis and field extraction for multigigabit networks. In Proceedings of the 2009 12th International Symposium on Design and Diagnostics of Electronic Circuits&Systems (DDECS). IEEE Computer Society, Washington, USA, 96--101.
    [6]
    C. Kozanitis, J. Huber, S. Singh, and G. Varghese. 2010. Leaping Multiple Headers in a Single Bound: Wire-Speed Parsing Using the Kangaroo System. In Proceedings of the 29th Conference on Information Communications.
    [7]
    P. Bosshart et al. 2014. P4: Programming Protocol-independent Packet Processors. SIGCOMM Computer Communication Review 44, 3 (July 2014), 87--95.
    [8]
    The P4 Language Consortium. 2017. The P4 Language Specification. (24 May 2017). https://p4lang.github.io/p4-spec/p4--14/v1.0.4/tex/p4.pdf
    [9]
    The P4 Language Consortium. 2017. P416 Language Specification. (22 May 2017). https://p4lang.github.io/p4-spec/docs/P4--16-v1.0.0-spec.pdf
    [10]
    H. Wang, R. Soulé, H. T. Dang, K. S. Lee, V. Shrivastav, N. Foster, and H. Weatherspoon. 2017. P4FPGA: A Rapid Prototyping Framework for P4. In Proceedings of the Symposium on SDN Research (SOSR '17). ACM, New York, NY, USA, 122--135.

    Cited By

    View all
    • (2024)Userspace Networking in gem52024 IEEE International Symposium on Performance Analysis of Systems and Software (ISPASS)10.1109/ISPASS61541.2024.00026(179-191)Online publication date: 5-May-2024
    • (2024)Multi-Table Programmable Parser with online flow-level update consistency for satellite networksComputer Networks: The International Journal of Computer and Telecommunications Networking10.1016/j.comnet.2024.110435247:COnline publication date: 18-Jul-2024
    • (2023)The Design of a Dynamic Configurable Packet Parser Based on FPGAMicromachines10.3390/mi1408156014:8(1560)Online publication date: 5-Aug-2023
    • Show More Cited By

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image ACM Conferences
    FPGA '18: Proceedings of the 2018 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays
    February 2018
    310 pages
    ISBN:9781450356145
    DOI:10.1145/3174243
    Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

    Sponsors

    Publisher

    Association for Computing Machinery

    New York, NY, United States

    Publication History

    Published: 15 February 2018

    Permissions

    Request permissions for this article.

    Check for updates

    Author Tags

    1. ethernet
    2. high-speed networks
    3. hls
    4. p4
    5. packet parser
    6. vhdl

    Qualifiers

    • Research-article

    Funding Sources

    • IT4I
    • MEYS of the Czech Republic
    • CESNET E-Infrastructure
    • Technology Agency of Czech Republic

    Conference

    FPGA '18
    Sponsor:

    Acceptance Rates

    FPGA '18 Paper Acceptance Rate 10 of 116 submissions, 9%;
    Overall Acceptance Rate 125 of 627 submissions, 20%

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)40
    • Downloads (Last 6 weeks)5
    Reflects downloads up to 10 Aug 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2024)Userspace Networking in gem52024 IEEE International Symposium on Performance Analysis of Systems and Software (ISPASS)10.1109/ISPASS61541.2024.00026(179-191)Online publication date: 5-May-2024
    • (2024)Multi-Table Programmable Parser with online flow-level update consistency for satellite networksComputer Networks: The International Journal of Computer and Telecommunications Networking10.1016/j.comnet.2024.110435247:COnline publication date: 18-Jul-2024
    • (2023)The Design of a Dynamic Configurable Packet Parser Based on FPGAMicromachines10.3390/mi1408156014:8(1560)Online publication date: 5-Aug-2023
    • (2023)Advancing SDN from OpenFlow to P4: A SurveyACM Computing Surveys10.1145/355697355:9(1-37)Online publication date: 16-Jan-2023
    • (2023)An Area-efficient Memory-based Architecture for P4-programmable Streaming Parsers in FPGAs2023 IEEE International Symposium on Circuits and Systems (ISCAS)10.1109/ISCAS46773.2023.10182176(1-5)Online publication date: 21-May-2023
    • (2023)The design of a configurable and low-latency packet parsing system for communication networksTelecommunication Systems10.1007/s11235-023-00992-982:4(451-463)Online publication date: 4-Mar-2023
    • (2022)100 Gbps Dynamic Extensible Protocol Parser Based on an FPGAElectronics10.3390/electronics1109150111:9(1501)Online publication date: 7-May-2022
    • (2022)Pushing the Level of Abstraction of Digital System Design: A Survey on How to Program FPGAsACM Computing Surveys10.1145/353298955:5(1-48)Online publication date: 3-Dec-2022
    • (2022)A Templated VHDL Architecture for Terabit/s P4-programmable FPGA-based Packet Parsing2022 IEEE International Symposium on Circuits and Systems (ISCAS)10.1109/ISCAS48785.2022.9937607(672-676)Online publication date: 28-May-2022
    • (2022)A minimal resource high‐speed routing lookup mechanism for servers with NetFPGAsTransactions on Emerging Telecommunications Technologies10.1002/ett.442933:4Online publication date: 17-Apr-2022
    • Show More Cited By

    View Options

    Get Access

    Login options

    View options

    PDF

    View or Download as a PDF file.

    PDF

    eReader

    View online with eReader.

    eReader

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media