

# A Systematic Journal of Multipliers Accuracy and Performance

### E. Jagadeeswara Rao, Durgesh Nandan, R.V. Vijaya Krishna, K. Jayaram Kumar



Abstract: Low power and efficient architecture of computer arithmetic is demanded of real time Digital signal processing. Out of all arithmetic units, the multiplier is most important and frequently used arithmetic component in literature. As we know that there are many multipliers exist in the literature and everyone has his own proc-corns. But there is a gap in literature, no one gets compared all popular multiplier technique at same platform and discuss their advantages and limitations at one place. This research work outlines the most popular five multiplier techniques (like Wallace, modified, Vedic, Russian Peasant and Logarithm) and compares them, highlights merits, demerit for further improvements. This comprehensive study includes the systematic development, compares the latest design of every multiplier and justified that which one is better over other reported multiplier is also highlighted.

Keywords: Wallace multiplier, Modified both multiplier, Vedic multiplier, Russian peasant multiplier Logarithm multiplier.

#### I. INTRODUCTION

Multiplication is main component in arithmetic circuits. It is used frequently in Digital signal processing (DSP), Image processors and neural network. Every DSP and image processors consist of multiplication functions like multiply, accumulate, Multiplier-accumulator (MAC) convolution and filtering. In DSP algorithms multiplication takes around 80 % of total execution time compared to other operations. So, Multiplier performance decides the overall performance of DSP algorithm performance.

In this research work, we only focus on the various types of the multiplier designs for performing comparative analysis about hardware performance and accuracy concerns. Not only that, we try to found the most suitable multiplier for the various type of DSP applications and Image Processing applications [1], [2], [3]. The comparative performance comparison was done among the most popular five multiplier techniques (like Wallace, Modified, Vedic, Russian Peasant and Logarithm). Rest of research paper is rearranged as follows: Reported literature has been explored further in Section 2. Section 3 explores the comparison of

## Manuscript published on 30 August 2019.

\* Correspondence Author (s)

**E. Jagadeeswara Rao**, Dept. of Electronics & Communication Engg. Aditya College of Engg. & Tech., Surampalem, AP, India (Email id: jagadeesh@gmail.com)

**Dr. Durgesh Nandan**, CL Educate Ltd. New Delhi, India, CL Educate Ltd. New Delhi, India.(Email id: durgeshnandano51@gmail.com)

**R.V. Vijaya Krishna**, Dept. of Electronics & Communication Engg. Aditya College of Engg. & Tech., Surampalem, AP, India. (Email id: rvvkrishnaece@gmail.com)

**K. Jayaram Kumar**, Dept. of Electronics & Communication Engg. Godavari Institute of Engg. And Tech. (A), Rajahmundry, AP, India. (Email Id: jramworld@gmail.com)

© The Authors. Published by Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an <u>open access</u> article under the CC-BY-NC-ND license <u>http://creativecommons.org/licenses/by-nc-nd/4.0/</u>

results. Finally, the finding of the multiplier design is concluded in Section 4.

#### **II. SYSTEMATIC LITERATURE**

As we discuss earlier, there is 1000 of multiplier in literature but no one is perfect. Everyone has is own proccorns. For accuracy and performance analysis of multiplier, 5 most popular multiplier get chosen and discussed in this research paper. These are Wallace Multiplier (WM), Modified Both Multiplier (MBM), Vedic Multiplier (VM), Russian Peasant Multiplier (RPM) and Logarithm Multiplier (LM). One by one, we have discussed systematic development of each multiplier.

A. Wallace Multiplier

At 1964, C. S. Wallace has proposed the new fast multiplier scheme Known as WM based on the sequential adding stages reduction by reducing the Partial Product (PP) accumulation [4]. In 1998, M. E. Robinson and E. Swartzlander Junior has proposed WM by using 4:3 counters for optimizing the hardware performance and found up to 10% less delay [5]. In 2010, Ron S. Waters and E. Swartzlander Junior has modified the conventional WM with a nearly same delay [6]. In 2011, S. Rajaram and K. Vanithamani has proposed a WM which reduce the delays [7], [8], [9]. The modified WM reduces 80% of HAs [10].

Fast column compression techniques in multiplication have been acquired by using combination of two different designs. The results demonstrated that fast column compression multiplier is 41.1% faster than the 64-bit regular WM [11]. 8-Bit hybrid tree multiplier is developed by combining Wallace and Dadda methods and found 40% of power reduction [12]. The modifications of Wallace/Dadda multiplier use carry-look-ahead adders as a replacement of full adders [13], [14]. In 2018, E. Jagadeeswara Rao (2018) proposed high speed WM [15]. In this design a high-speed adder with 4-2 and 8-2 adder compressor was used at reduction stage and increases speed 25% in comparison of reported WMs [15].

## B. Modified Booth Multiplier

In 1950, Booth Donald has proposed new algorithm for multiplying two unsigned (or signed) numbers which is known as Booth multiplier [16]. In 2000, Chang Yeh and Chein Wei Jen has proposed a new modified Booth Encoding Scheme (MES) [17]. It increases 25% speed in comparison of conventional MBM [17]. In same year 2000, Fayez Elguibaly has proposed MBM with parallel MAC unit [18]. It was three times faster than the standard MAC unit.

In 2007, Zhou Shun *et al.* has proposed a radix-4 MBM with

Published By: Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP) © Copyright: All rights reserved.



multi precision reconfigurable scheme which can be cascaded to comply with the different input length [19]. In 2010, S. R. Kuang and J. P. Wang has proposed low power configurable MBM [20]. But it had extra overhead circuit, it has hardware overhead in comparisons of the regular multipliers but their power consumption is significantly reduced. In 2012, R. P. Raiput and M. N. S. Swamy has proposed a high speed MBM which uses CSA and CLA [21]. In 2014, Kostas Tsoumanis et al. has proposed MBM with Fused Add Multiply (FAM) [22]. In 2016, K. Tsoumanis and N. Axelos has developed a new MBM hardware with pre-encoded scheme, in which reduce the area at encoding stage also reduce delay and power consumption [23]. In 2017, W. Liu and C. Wang has designed a new approximate radix-4 MBM in which reduce the power and delay [24]. Also designed new two approximate PP generation circuits and reduce the area at this level compare to existing PP generation circuit.

## C. Vedic Multiplier

In 2009, P. Mehta and D. Gawali has first time to compare the traditional multiplier and VM based on Urdhva Tiryakbham and give the same hardware expense [25]. In 2012, Kanchigi *et al.* has designed a VM architecture with pipelined technique [26]. It performs with high speed and low power compare to traditional WM and MBM. In 2013, Pavan Kumar U.C.S *et al* designed a VM based on Nikhilam sutra using barrel shifter with reduced 45% delay [27].

In 2014, R. Anjana. *et al.* has designed a VM with kogge stone adder with 25% enhanced speed [28], [29]. In 2014, Hardic Sangani *et al.* has proposed VM based on Differential Cascade Pre-resolve Adiabatic Logic (DCPAL) with reduced 57% power [30]. In 2016, K. D. Rao *et al.* has proposed VM based on the URDHVA TIRYAKBHYAM sutra and an N×N Vedic real multiplier with minimum path delay architecture is developed [31]. In 2017, <u>R. Katreepalli</u> and <u>T. Haniotakis</u> has (2017) proposed an efficient design of VM using Manchester Carry Chain (MCC) adder in a hierarchal approach [32]. In 2018, S. Sharma and Vangmayee has designed VM using Gate Diffusion Insulator (GDI) with reduced power and area [33].

## D. Russian Peasiant Multiplier

In 2014, K. Gunasekaran and M. Manikandan has proposed a new multiplier architecture is called Russian peasiant multiplier by using CSA [34]. It increases 25% speed in comparison of traditional VM. In same year with same author combination has designed the RPM with sklansky adder with reduced area and delay compare in comparison of RPM [35]. In 2016, C. Uthaya Kumar and B. Justus Rabi has proposed a RPM with Modified Square Root Carry Select Adder (MSRCSA) with improvement of 18.32 % power consumption compare to conventional RPM [36]. In 2017, N. C. Sendhikumar has designed the RPM by using RCA with improvement of 10.45 % delay compare to existing RPM [37]. In 2018, E. Jagadeeswara Rao and A. Rama Vasantha has designed approximate RPM with high speed adder compressor in which adder compressor designed with 8-2 adder compressor. It also reduces 25% delay compare to traditional RPM [38].

## E. Logarithm Multiplier

In 1962, J.N. Mitchell was suggested an algorithm which is based on add-and-shift operation for the logarithm multiplication and logarithm division [39]. In 1975, Swartzlander et al. have suggested the sign logarithm number system [40]. It was fast algorithms for performing basic arithmetic operations. In 1999, SanGregory's has proposed correcting algorithm [41]. That was simple and fast in operation because it uses only mantissa's four Most Significant Bit (MSB) for adjustment. In 2006, V. Mahalingam et.al has suggested the Operand Decomposition (OD) [42]. It is as an independent approach to minimize the error and has applied to all previous logarithmic multiplication approaches. During 2010 to 2013, the iterative logarithmic approximation was introduced which was based on the correction terms with the high-level of parallelism [43], [44]. In 2016-2018, Durgesh Nandan et al. has suggested various changes in logarithm multiplier to make it best in comparisons of existing design [45], [46], [47], [48], [49], [50], [51], [52].

## III. RESULTS

For proper understanding and performance analysis of existing most 5 popular multipliers, we study the all latest design of WM, MBM, VM, RPM and LM.

Table 1: Hardware performance comparison of various multipliers

| various multipliers |                |           |        |  |  |  |
|---------------------|----------------|-----------|--------|--|--|--|
| Design              | Area           | Delay(ns) | Errors |  |  |  |
|                     | (Slices/LUTs)  |           | (%)    |  |  |  |
| WM [4]              | 93 Slices/182  | 31.469    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| WM [7]              | 79 Slices/142  | 16.556    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| WM [11]             | 77 Slices/112  | 23.587    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| WM [12]             | 59 Slices/113  | 19.662    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| WM [13]             | 52 Slices/99   | 14.329    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| WM [14]             | 45 Slices/88   | 15.784    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| WM [15]             | 41 Slices/79   | 9.033     |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| MBM                 | 65 Slices/105  | 14.567    |        |  |  |  |
| [16]                | LUTs           |           |        |  |  |  |
| MBM                 | 59 Slices/101  | 10.551    |        |  |  |  |
| [21]                | LUTs           |           |        |  |  |  |
| MBM                 | 68 Slices/110  | 9.257     |        |  |  |  |
| [22]                | LUTs           |           |        |  |  |  |
| MBM                 | 69 Slices/106  | 11.728    |        |  |  |  |
| [23]                | LUTs           |           |        |  |  |  |
| MBM                 | 63 Slices/102  | 12.827    |        |  |  |  |
| [24]                | LUTs           |           |        |  |  |  |
| VM [25]             | 101 Slices/199 | 31.869    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |
| VM [26]             | 106 Slices/195 | 25.646    |        |  |  |  |
|                     | LUTs           |           |        |  |  |  |



Retrieval Number: F11840886S19/2019©BEIESP DOI:10.35940/ijeat.F1184.0886S19 Journal Website: <u>www.ijeat.org</u> Published By: Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP) © Copyright: All rights reserved.



| <b>International Journal of Engin</b> | neering and Advance  | ed Technology (IJEAT)   |
|---------------------------------------|----------------------|-------------------------|
| ISSN: 2249-895                        | 8 (Online), Volume-8 | 3 Issue-6S, August 2019 |

| VM [27] | 104 Slices/189 | 23.355 |       |
|---------|----------------|--------|-------|
|         | LUTs           |        |       |
| VM [28] | 99 Slices/178  | 22.556 |       |
|         | LUTs           |        |       |
| VM [30] | 102 Slices/185 | 34.674 |       |
|         | LUTs           |        |       |
| VM [31] | 93 Slices/175  | 22.551 |       |
|         | LUTs           |        |       |
| VM [32] | 85 Slices/165  | 21.257 |       |
|         | LUTs           |        |       |
| VM [33] | 87 Slices/159  | 33.877 |       |
|         | LUTs           |        |       |
| RPM     | 95 Slices/186  | 31.469 |       |
| [34]    | LUTs           |        |       |
| RPM     | 89 Slices/165  | 19.646 |       |
| [35]    | LUTs           |        |       |
| RPM     | 91 Slices/160  | 21.355 |       |
| [36]    | LUTs           |        |       |
| RPM     | 79 Slices/142  | 16.556 |       |
| [37]    | LUTs           |        |       |
| RPM     | 64 Slices/114  | 12.674 |       |
| [38]    | LUTs           |        |       |
| LM [39] | 217 Slices/20  | 8.384  | 3.77  |
|         | LUTs           |        |       |
| LM [42] | 271 Slices     | 13.868 | 1.449 |
| LM [48] | 65 Slices      | 10.025 | 1.678 |

All latest architecture design of multipliers has been simulated by using Xilinx 14.7. Analysis has been done in terms of accuracy as well as hardware complexity. Results are implemented and applied with the same 8-bit input patterns for fair error analysis, which is shown in Table 1.

#### **IV. CONCLUSION**

Till now, many authors try to concluded various design of multiplier and which one is best multiplier till ever at literature but they were partial concluded. In this paper we discuss about the multipliers, systematic development in field of multiplier and which one is best in what condition. This comprehensive study includes the techniques used by researchers to improve the design of multiplication. Based on this analysis conclude that the logarithmic multiplier is the best choice for designers if accuracy is not main concern. But the Wallace multiplier is the most efficient design in terms of area, speed, latency, accuracy. However, if logarithm multiplier is implemented by logarithm converter and antilogarithm converter with advanced correction circuit, it must become the most efficient design with best performance. This enhancement is hoped to contribute significant improvements in digital signal processing systems and image processing area.

#### REFERENCES

- V. Gupta, D. Mohapatra, S. P. Park, A. Raghunathan, and K. Roy, "IMPACT: Imprecise adders for Low-Power Approximate Computing", Proc. of Int. Symp. On Low Power Electronics and Design (ISLPED). 1-3 Aug. 2011
- S. Cheemalavagu, P. Korkmaz, K.V. Palem, B.E.S. Akgul, and L.N. Chakrapani, "A Probabilistic CMOS Switch and its Realization by Exploiting Noise," in Proc. IFIP-VLSI SoC, Perth, Australia, Oct 2005

Retrieval Number: F11840886S19/2019©BEIESP DOI:10.35940/ijeat.F1184.0886S19 Journal Website: <u>www.ijeat.org</u>

- H.R. Mahdiani, A. Ahmadi, S.M. Fakhraie, C. Lucas, "Bio-Inspired Imprecise Computational Blocks for Efficient VLSI Implementation of Soft-Computing Applications", IEEE Trans. on Circuits and Systems I: Regular Papers, Vol. 57, No. 4, pp. 850-862, April 2010
- 4. Wallace, C.S., "A Suggestion for a Fast Multiplier", IEEE Trans. Electron. Compt., vol. 13, no. 1, pp. 14-17, Feb., 1964.
- Moises E. Robinson and Earl Swartzlander, Jr., "A Reduction Scheme to Optimize the Wallace Multiplier", IEEE Proc. Int. Conf., Comput. Design: VLSI in Comput. and Processors, pp. 122-127, Oct. 1998.
- Ron S. Waters and Earl E. Swartzlander, Jr., "A Reduced Complexity Wallace Multiplier Reduction", IEEE Trans., pp. 1134-1137, Aug., 2010.
- S. Rajaram and K. Vanithamani, "Improvement of Wallace multipliers using Parallel prefix adders", IEEE Int. Conf. on Signal Process., Comm., Computing and Networking Technologies, pp. 781-784, July, 2011.
- D. Shin and S. Kunita, "Approximate logic synthesis for error tolerance applications", Proc. of Design, Automatic and Test in Europe Conf. and Exhibition (DATE), pp. 957-960, 2010.
- 9. A.B. Kahng and S. Kang, "Accuracy-configurable adder for Approximate Arithmetic Design", Proc. of Design Automatic Conf. (DAC), pp. 820-825, 2012.
- S. Anju, and M. Saravanan, "High Performance Dadda Multiplier Implementation Using High Speed Carry Select Adder", Int. J. of Adv. Res. in Computer and Comm. Engg., 2(3), 2013.
- Z. Wang, G. A. Jullien and W.C. Miller, "A New Design Technique for Column Compression Multipliers", IEEE Trans. on Computers, 44(8), pp. 962-970, 1995.
- P. Anitha and P. Ramanathan, "A New Hybrid Multiplier using Dadda and Wallace Method", Proc. of Int. Conf. on Electronics and Comm. Systems (ICECS), pp. 1-4, IEEE, 2014.
- W. Chu, A. I. Unwala, P. Wu and E. Swartzlander, "Implementation of a High-Speed Multiplier using Carry Look-Ahead Adders", Proc. of Asilomar Conf. on Signals, Systems and Computers (pp. 400-404). IEEE, 2013.
- P. Samundiswary, K. Anitha, "Design and Analysis of CMOS Based DADDA Multiplier", Int. J. of Comp. Engg. and Management IJCEM, 1(16), 12-17, 2013.
- E. Jagadeeswara Rao, K. Jayram Kumar and T.V. Prasad, "Design of high-speed Wallace Tree Multiplier using 8-2 and 4-2 adder compressor", Int. J. f Engg. And Tech., PP. 2386-2390, 2018.
- A.D. Booth, "A Signed Binary Multiplication Technique," *Jour. Of Mech. Appl. Math.*, vol. 4, pp. 236-240, Oxford University Press, 1951.
- 17. Wen-Chang Yeh and Chein-Wei Jen, "High-Speed Booth Encoded Parallel Multiplier Design", *IEEE Trans. on Compt.*, vol. 49, no. 7, pp.692-701, July, 2000.
- Fayez Elguibaly, "A Fast-Parallel Multiplier-Accumulator Using the Modified Booth Algorithm", *IEEE Trans. Circuits and Sys. II, Analog and Digital Signal Processing*, vol. 57, no. 9, pp. 902-909, Sept., 2000.
- Zhou Shun, Oliver A. Pf ander, Hans Jorg Pfleiderer and Amine Bermak, "A VLSI architecture for a Run-time Multi-precision Reconfigurable Booth Multiplier", *14th IEEE Int. Conf. on Electronics, Circuits and Systems,* pp. 975-978, Dec., 2007.

Published By: Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP) © Copyright: All rights reserved.



967

- Shiann-Rong Kuang and Jiun-Ping Wang, "Design of Power-Efficient Configurable Booth Multiplier", *IEEE Trans., Circuits and Sys. II Regular Papers*, vol. 57, no. 3, pp. 568-580, March, 2010.
- 21. Ravindra P Rajput and M.N Shanmukha Swamy, "High speed Modified Booth Encoder multiplier for signed and unsigned numbers", *14th IEEE Int. Conf. on Modelling and Simulation*, pp. 649-654, 2012.
- 22. Kostas Tsoumanis, Sotiris Xydis, Constantinos Efstathiou, Nikos Moschopoulos and Kiamal Pekmestzi, "An Optimized Modified Booth Recoder for Efficient Design of the Add-Multiply Operator", *IEEE Trans., Circuits and Systems I, Regular Papers*, vol. 61, no. 4, pp. 1133-1143, April, 2014.
- K. Tsoumanis, N. Axelos, N. Moshopoulos, G. Zervakis and K. Pekmestzi," Pre-Encoded Multipliers Based on Non-Redundant Radix-4 Signed-Digit Encoding", IEEE Trans. On Computers, vol. 65, pp. 670-676, Feb. 2016.
- Weiqiang Liu, Liangyu Qian, Chenghua Wang, Honglan Jiang, Jie Han and Fabrizio Lombardi ,"Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing", IEEE Trans. On Computers, vol. 66, pp. 1435-1441, Aug. 2017.
- 25. Parth Mehta, Dhanashri Gawali, "Conventional versus Vedic mathematical method for Hardware implementation of a multiplier", *IEEE Int. Conf. on Advances in Computing, Control, and Telecommun.Technologies*, pp. 640-642, 2009.
- 26. V. Kunchigi, L. Kulkarni and S. Kulkarni, "High speed and area efficient vedic multiplier," 2012 International Conference on Devices, Circuits and Systems (ICDCS), Coimbatore, 2012, pp. 360-364.
- Pavan Kumar U.C.S, Saiprasad Goud A and A. Radhika, "FPGA Implementation of high speed 8-bit Vedic multiplier using barrel shifter", *IEEE Int. Conf. on Energy Efficient Technologies for Sustainability*, pp. 14-17, April, 2013.
- R. Anjana, B. Abishna, M. Harshitha, E. Abhishek, V. Ravichandran, Dr. Suma MS, "Implementation of Vedic multiplier using Kogge Stone adder", *IEEE Int. Conf. on Embedded Sys.*, pp. 28-31, July, 2014.
- 29. Peter M. Kogge and Harold S. Stone, "A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations", *IEEE Trans., Compt.,* vol. 8, no. 8, pp. 786-793, Aug., 1973.
- Hardik Sangani, Tanay M. Modi and V.S. Kanchana Bhaaskaran, "Low Power Vedic Multiplier Using Energy Recovery Logic", *IEEE Int. Conf. on Advances in Computing, Communications and Informatics*, pp. 640-644, Sept., 2014.
- 31. K. Deergha Rao, Ch. Gangadhar and Praveen K Korrai, "FPGA implementation of complex multiplier sing minimum delay Vedic real multiplier architecture", IEEE Int. Conf. on Computer and electronic Engg. In Uttar Pradesh, pp. 9-11, Apr. 2016.
- <u>Raghava</u> <u>Katreepalli</u> and <u>Themistoklis</u> <u>Haniotakis</u>,"Power-Delay-area of Vedic multiplier using adaptable Manchester array chain adder", IEEE Conf. on Communication and signal processing in India, pp. 6-8, Apr. 2017.
- Sandesh Sharma and Vangmayee," Design and analysis of 8-bit Vedic Multiplier in 90 nm Technology using GDI Technique", Int. Jr. of Engg. And Tech., pp. 759-763, July 2018.
- 34. K. Gunasekaran and M. Manikandan, "<u>Area Efficient</u> <u>Design of Reconfigurable FIR filter using Russian</u> <u>Peasant Multiplier with Modified Carry Select Adder</u>", Int. Jr. of Innovative Research and Studies (IJIRS), 3(12), pp. 138-151, Feb. 2014.
- 35. K. Gunasekaran and M. Manikandan, "<u>High Speed</u> <u>Reconfigurable FIR filter using Russian Peasant</u>

<u>Multiplier with Sklansky Adder</u>", Research Jr. of Applied Sciences, Engineering and Technology (RJASET), 8(28), pp. 2451-2456, Aug. 2014.

- UthayaKumar and B. Justus Rabi, "Design and Implementation of Modified Russian Peasant Multiplier using MSQRTCSLA based Fir Filter", Indian Jr. of Science and Tech., 9(7), pp. 1-6, Feb. 2016.
- N.C. Sendhikumar, Design and Implementation of Power Efficient Modified Russian Peasant Multiplier using Ripple Carry Adder", Int. JR. of MC Square Scientific Research (IJMSR), 9(2), pp. 154-165, Nov. 2017.
- E. Jagadeeswara Rao and A. Rama Vasantha, "Design and implementation of high speed modified Russian peasant multiplier using 8-2 adder compressors", *International Journal of Research in Electronics & Communication Engineering*, vol. 6, pp. 379-383, Sep. 2018.
- J.N. Mitchell, "Computer Multiplication and Division using Binary Logarithms," IRE Trans. Electronic Computers, Vol. 11, No. 6, pp. 512517, Aug. 1962.
- S.L. SanGregory, R.E. Siferd, C. Brother and D. Gallagher, "Low-Power Logarithm Approximation with CMOS VLSI Implementation," Proc. IEEE Midwest Symp. Circuits and Systems, Aug. 1999.
- 41. E. Swartzlander and A. Alexopoulos, "The sign/logarithm number system," IEEE Trans. Comput., vol. C, pp. 1238–1242, 1975.
- 42. V. Mahalingam and N. Rangantathan, Improving Accuracy in Mitchell's Logarithmic Multiplication Using Operand Decomposition, IEEE Transactions on Computers, Vol. 55, No. 2, pp. 1523-1535, December 2006.
- 43. P. Bulic, Z. Babic and A. Avramovic, "A simple pipelined logarithmic multiplier", IEEE International Conference on Computer Design (ICCD), pp.235-240 (2010).
- 44. R. K Agrawal and H. M. Kittur, "A SIC based logarithmic multiplier using iterative pipelined architecture," IEEE Conference on Information & Communication Technologies (ICT), pp.362-366, 2013.
- Parvin Akhter, Sachin Bandewar and Durgesh Nandan, "Logarithmic Multiplier: An Analytical Review" International Journal of Engineering Research, Vol.5 (8), pp: 721-723, August 2016.
- 46. Durgesh Nandan, Jitendra Kanungo and Anurag Mahajan, "An Efficient VLSI architecture design for antilogarithmic converter by using the error correction scheme," IET International conference on signal processing (ICSP), SATI, Vidisha, 11-13 Nov. 2016, DOI: 10.1049/cp.2016.1445.
- Durgesh Nandan, Jitendra Kanungo and Anurag Mahajan, "An efficient VLSI architecture for Iterative Logarithmic Multiplier," IEEE 4<sup>th</sup> International conference on signal processing and integrated networks (SPIN), Noida, pp.419-423, Feb.2017.
- 48. Durgesh Nandan, Jitendra Kanungo and Anurag Mahajan, "An Efficient VLSI architecture design for logarithmic multiplication by using the improved operand decomposition," Elsevier, VLSI the integration journal, Vol. 58, pp. 134-141, June 2017."
- 49. Durgesh Nandan, Anurag Mahajan and Jitendra Kanungo, "An Efficient antilogarithmic converter by using 11-regions error correction scheme," IEEE 4<sup>th</sup> International conference on signal processing, computing and control (ISPCC 2017), JUIT, Waknaghat, pp. 118-121, 21-23 Sep.2017.
- 50. Durgesh Nandan, Jitendra and Anurag



Published By:

Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP) © Copyright: All rights reserved.



Mahajan, "65 years journey of logarithm multiplier," International journal of pure and applied mathematics, Vol.118 (14), pp. 261-266, 2018 (Scopus).

- Durgesh Nandan, Mahajan, A. and Kanungo, J. (2018), "An efficient architecture of Iterative Logarithmic Multiplier," *International journal of engineering & technology (UAE)*. Vol.7 (2.16), pp. 24-28, 2018
- Durgesh Nandan, Jitendra Kanungo and Anurag Mahajan, "An errorless Gaussian filter for image processing by using expanded operand decomposition logarithm multiplication," *Springer, Journal of ambient intelligence and humanized computing*, DOI:10.1007/s12652-018-0933-x, 2018.

#### **AUTHORS PROFILE**

E. Jagadeeswara Rao, Dept. of Electronics & Communication Engg. Aditya College of Engg. & Tech., Surampalem, AP, India

Email id: jagadeesh@gmail.com

Dr. Durgesh Nandan, CL Educate Ltd. New Delhi, India, CL Educate Ltd. New Delhi, India $^{\rm 2}$ 

Email id: durgeshnandano51@gmail.com

R.V. Vijaya Krishna, Dept. of Electronics & Communication Engg. Aditya College of Engg. & Tech., Surampalem, AP, India Email id: <u>rvvkrishnaece@gmail.com</u>

K. Jayaram Kumar Dept. of Electronics & Communication Engg. Godavari Institute of Engg. And Tech. (A), Rajahmundry, AP, India Email Id: jramworld@gmail.com



969