Srinivasan Engineering College
Srinivasan Engineering College
Srinivasan Engineering College
EC 2258
LINEAR INTEGRATED CIRCUITS LABORATORY
LAB MANUAL
ISSUE: 01/REVISION: 01
APPROVED BY PREPARED BY
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Preface
Acknowledgement
We would like to express our profound gratitude and deep regards to the support offered
by the Chairman Shri. A.Srinivasan. We also take this opportunity to express a deep sense of
gratitude to our Principal Dr.B.Karthikeyan,M.E, Ph.D, for his valuable information and
guidance, which helped us in completing this task through various stages. We extend our hearty
thanks to our head of the department B.KARTHIGA, M.E for her constant encouragement and
constructive comments.
Finally the valuable comments from fellow faculty and assistance provided by the
department are highly acknowledged.
2
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
2. Syllabus 4
4. Experiments
5 Monostable multivibrator 44
3
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
LIST OF EXPERIMENTS
Note: Op-Amps uA741, LM 301, LM311, LM 324 & AD 633 may be used
4
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1. IC 741
2. IC NE555
3. LED
4. LM317
5. LM723
6. ICSG3524 / SG3525
7. Transistor 2N3391
8. Diodes, IN4001,BY126
9. Zener diodes
10. Potentiometer
11. Step-down transformer 230V/12-0-12V
12. Capacitor
13. Resistors 1/4 Watt Assorted
14. Single Strand Wire
5
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Each student must have their own laboratory notebook. All pre-lab exercises and
laboratory reports are to be entered into your notebook.Your notebook must be clearly labelled
on the cover with the following information:
STUDENTS GUIDELINES
There are 3 hours allocated to a laboratory session in LIC lab. It is a necessary part of the course
at which attendance is compulsory. Here are some guidelines to help you perform the
experiments and to submit the reports:
6
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
THE BREADBOARD
The breadboard consists of two terminal strips and two bus strips (often broken in the
centre). Each bus strip has two rows of contacts. Each of the two rows of contacts are a node.
That is, each contact along a row on a bus strip is connected together (inside the breadboard).
Bus strips are used primarily for power supply connections, but are also used for any node
requiring a large number of connections. Each terminal strip has 60 rows and 5 columns of
contacts on each side of the centre gap. Each row of 5 contacts is a node. You will build your
circuits on the terminal strips by inserting the leads of circuit components into the contact
receptacles and making connections with
Incorrect connection of power to the ICs could result in them exploding or becoming very
hot with the possible serious injury occurring to the people working on the experiment! Ensure
that the power supply polarity and all components and connections are correct before switching
on power .
7
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
The steps for wiring a circuit should be completed in the order described below:
1. Turn the power (Trainer Kit) off before you build anything!
2. Make sure the power is off before you build anything!
3. Connect the supply and ground (GND) leads of the power supply to the power and ground bus
strips on your breadboard.
4. Plug the chips you will be using into the breadboard. Point all the chips in the same direction
with pin 1 at the upper-left corner. (Pin 1 is often identified by a dot or a notch next to it on the
chip package)
5. Connect supply and GND pins of each chip to the power and ground bus
strips on the breadboard.
6. Select a connection on your schematic and place a piece of hook-up wire between
corresponding pins of the chips on your breadboard. It is better to make the short connections
before the longer ones. Mark each connection on your schematic as you go, so as not to try to
make the same connection again at a later stage.
8
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
7. Get one of your group members to check the connections, before you turn the power on.
8. If an error is made and is not spotted before you turn the power on. Turn the power off
immediately before you begin to rewire the circuit.
9. At the end of the laboratory session, collect you hook-up wires, chips and all equipment and
return them to the demonstrator.
10. Tidy the area that you were working in and leave it in the same condition as it was before you
started.
In all experiments, you will be expected to obtain all instruments, leads, components at
the start of the experiment and return them to their proper place after you have finished the
experiment. Please inform the demonstrator or technician if you locate faulty equipment. If you
damage a chip, inform a demonstrator, don't put it back in the box of chips for somebody else to
use.
IC 741 :
General Description:
The IC 741 is a high performance monolithic operational amplifier constructed using the
planer epitaxial process. High common mode voltage range and absence of latch-up tendencies
make the IC 741 ideal for use as voltage follower. The high gain and wide range of operating
voltage provide superior performance in integrator, summing amplifier and general feed back
applications.
9
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Pin Configuration:
Features:
10
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1. AC and DC amplifiers
2. Active filters
3. Oscillators
4. Comparators
5. Regulators
IC 555:
Description:
The operation of SE/NE 555 timer directly depends on its internal function. The three
equal resistors R1, R2, R3 serve as internal voltage divider for the source voltage. Thus one-third
of the source voltage VCC appears across each resistor.
11
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Comparator is basically an Op amp which changes state when one of its inputs exceeds
the reference voltage. The reference voltage for the lower comparator is +1/3 V CC. If a trigger
pulse applied at the negative input of this comparator drops below +1/3 V CC, it causes a change in
state. The upper comparator is referenced at voltage +2/3 VCC. The output of each comparator is
fed to the input terminals of a flip flop.
The flip-flop used in the SE/NE 555 timer IC is a bistable multivibrator. This flip flop
changes states according to the voltage value of its input. Thus if the voltage at the threshold
terminal rises above +2/3 VCC, it causes upper comparator to cause flip-flop to change its states.
On the other hand, if the trigger voltage falls below +1/3 V CC, it causes lower comparator to
change its states. Thus the output of the flip flop is controlled by the voltages of the two
comparators. A change in state occurs when the threshold voltage rises above +2/3 V CC or when
the trigger voltage drops below +1/3 Vcc.
The output of the flip-flop is used to drive the discharge transistor and the output stage. A
high or positive flip-flop output turns on both the discharge transistor and the output stage. The
discharge transistor becomes conductive and behaves as a low resistance short circuit to ground.
The output stage behaves similarly. When the flip-flop output assumes the low or zero states
reverse action takes place i.e., the discharge transistor behaves as an open circuit or positive VCC
state. Thus the operational state of the discharge transistor and the output stage depends on the
voltage applied to the threshold and the trigger input terminals.
12
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Pin Configuration:
Pin (1) of 555 is the ground terminal; all the voltages are measured with respect to this pin.
Pin (2) of 555 is the trigger terminal, If the voltage at this terminal is held greater than one-third
of VCC, the output remains low. A negative going pulse from Vcc to less than Vec/3 triggers the
output to go High. The amplitude of the pulse should be able to make the comparator (inside the
IC) change its state. However the width of the negative going pulse must not be greater than the
width of the expected output pulse.
Pin (3) is the output terminal of IC 555. There are 2 possible output states. In the low output
state, the output resistance appearing at pin (3) is very low (approximately 10 ). As a result the
output current will goes to zero , if the load is connected from Pin (3) to ground , sink a current I
13
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Sink (depending upon load) if the load is connected from Pin (3) to ground, and sinks zero current
if the load is connected between +VCC and Pin (3).
Pin (4) is the Reset terminal. When unused it is connected to +V cc. Whenever the potential of
Pin (4) is drives below 0.4V, the output is immediately forced to low state. The reset terminal
enables the timer over-ride command signals at Pin (2) of the IC.
Pin (5) is the Control Voltage terminal.This can be used to alter the reference levels at which the
time comparators change state. A resistor connected from Pin (5) to ground can do the job.
Normally 0.01F capacitor is connected from Pin (5) to ground. This capacitor bypasses supply
noise and does not allow it affect the threshold voltages.
Pin (6) is the threshold terminal. In both astable as well as monostable modes, a capacitor is
connected from Pin (6) to ground. Pin (6) monitors the voltage across the capacitor when it
charges from the supply and forces the already high O/p to Low when the capacitor reaches +2/3
VCC.
Pin (7) is the discharge terminal. It presents an almost open circuit when the output is high and
allows the capacitor charge from the supply through an external resistor and presents an almost
short circuit when the output is low.
Pin (8) is the +Vcc terminal. 555 can operate at any supply voltage from +3 to +18V.
Features of 555 IC
1. The load can be connected to o/p in two ways i.e. between pin 3 & ground 1 or
between pin 3 & VCC (supply)
2. 555 can be reset by applying negative pulse, otherwise reset can be connected to +Vcc to
avoid false triggering.
3. An external voltage effects threshold and trigger voltages.
4. Timing from micro seconds through hours.
5. Monostable and bistable operation
6. Adjustable duty cycle
7. Output compatible with CMOS, DTL, TTL
14
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Specifications:
Applications:
IC 565:
Description:
15
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
The Signetics SE/NE 560 series is monolithic phase locked loops. The SE/NE 560, 561,
562, 564, 565, & 567 differ mainly in operating frequency range, power supply requirements and
frequency and bandwidth adjustment ranges. The device is available as 14 Pin DIP package and
as 10-pin metal can package. Phase comparator or phase detector compare the frequency of
input signal fs with frequency of VCO output fo and it generates a signal which is function of
difference between the phase of input signal and phase of feedback signal which is basically a d.c
voltage mixed with high frequency noise. LPF remove high frequency noise voltage. Output is
error voltage. If control voltage of VCO is 0, then frequency is center frequency (f o) and mode is
free running mode. Application of control voltage shifts the output frequency of VCO from f o to
f. On application of error voltage, difference between fs & f tends to decrease and VCO is said to
be locked. While in locked condition, the PLL tracks the changes of frequency of input signal.
16
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Pin Configuration:
Specifications:
17
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
FL = 8 fout/V Hz
V = (+V) (-V)
f
fc = L
1/ 2
2 (3.6) x10 xC 2
3
Applications:
1. Frequency multiplier
2. Frequency shift keying (FSK) demodulator
3. FM detector
IC 566:
Description:
18
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Pin diagram:
Specifications:
Applications:
19
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1. Tone generators.
2. Frequency shift keying
3. FM Modulators
4. clock generators
5. signal generators
6. Function generator
IC723
Pin Configuration
Specifications of 723:
Power dissipation : 1W
20
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
EX.NO: 1
DATE:
AIM:
To design and construct a inverting, non- inverting and differential amplifiers.
APPARATUS REQUIRED:
1. Resistor 10k 5
21
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
2. Op-amp IC741 1
3. Dual RPS (0-30)v 1
4. AFO - 2
5. CRO - 1
6. Bread board - 1
7. Connecting wires - As
required
THEORY:
INVERTING AMPLIFIER:
This is the most widely used op-amp. Here, the output voltage Vo is feedback to the
inverting input terminal through the Rf R1 network. The negative sign in gain indicates the
phase shift of 180.
If signal is applied to the non-inverting input terminal of op-amp without inverting the
input signal such a circuit is called non-inverting amplifier. Here the output is feedback to the
inverting input terminal. The phase shift of input signal does not occur in non-inverting terminal.
DIFFERENTIAL AMPLIFIER
A circuit that amplifies that amplifies the difference between two input signals is called as
differential amplifier. It is useful in instrumentation amplifier. If the two input signals are the
same, the output should be zero.
DESIGN:
Inverting amplifier:
A = -Rf/R1
Take A = 1
Rf = R1
Choose Rf = 10k, R1=10k
Differential amplifier
a) In common mode
22
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
V1 = V2 = V
Vc = =V
Ac =
Vd = V1-V2 =V-V =0
b) In difference mode
V1 = -V2 = V
Vd = V1-V2 = V+V =2V
Ad =
Vc = = =0
CIRCUIT DIAGRAM:
INVERTING AMPLIFIER
NON-INVERTING AMPLIFIER
23
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
DIFFERENTIAL AMPLIFIER
MODEL GRAPH:
Inverting Amplifier
24
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
TABULATION:
INVERTING AMPLIFIER:
Vo = Vin(-Rf/R1)
S.NO Vin Gain = Vo/Vin
Theoretical practical
Vo = Vin(1+Rf/R1)
S.NO Vin Gain = Vo/Vin
Theoretical practical
DIFFERENTIAL AMPLIFIER
25
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
PROCEDURE:
Differential amplifier
1. Connections are made as per the circuit diagram
2. For the common mode operation of the differential amplifier, apply the same input
voltage to the both the input terminals.
3. Note down the output voltage
4. For the differential mode operation of the differential amplifier, apply the same input
voltage to the opposite voltages the input terminals.
5. Measure the output voltage
6. Calculate the difference mode gain
7. Calculate the CMRR
Applications:
1. If multiple inputs are used along with non-inverting amplifier it leads to R- 2R ladder(D-A
converter).
Adder, subtractor, voltage to- current converter, current to- voltage converters,
instrumentation amplifier, analog computation ,power amplifier, etc are some of the
linear op-amp circuits.
Rectifier, peak detector, clipper, clamper, sample and hold circuit, log amplifier, anti log
amplifier, multiplier are some of the non linear op-amp circuits.
Industrial instrumentation
26
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Signal processing
IC which accepts, process and produce analog signal is called linear IC .Eg:IC741,IC555.
6. Define CMRR
Common mode rejection ratio-it is defined as the ratio between the differential mode gain
to the common mode gain
To design and test the performance of integrator and differentiator circuits using
27
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Op-amp.
APPARATUS REQUIRED:
1. Signal generator 1
2. CRO 1
3. Resistors 1K, 10K 1
4. Capacitor 0.1F 1
5. Op-amp IC741 1
6. Breadboard 1
7. Dual power supply 1
8. Connecting wires AS REQURIED
THEORY:
Integrator: In an integrator circuit, the output voltage is integral of the input signal. The output
t
At low frequencies the gain becomes infinite, so the capacitor is fully charged and behaves like an open
circuit. The gain of an integrator at low frequency can be limited by connecting a resistor in shunt with
capacitor.
Differentiator: In the differentiator circuit the output voltage is the differentiation of the input
dVi
voltage. The output voltage of a differentiator is given by V o = -RfC1 .The input impedance of this
dt
circuit decreases with increase in frequency, thereby making the circuit sensitive to high frequency noise.
At high frequencies circuit may become unstable.
DESIGN:
INTEGRATOR:
Given :
R1= 10 K ; f= 4 kHz
Cf = 1/ (2Rf)
Rf = 10 R
28
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
= 10 * 10 K = 100 K
Cf = 1/ (2 * 103*10*4*103)
= 0.039 f
DIFFERENTIATOR:
Given:
C1 = 1 f ; f1 = 150 kHz
Rf = 1/ (2C1f1)
= 1/ (2*3.14*1*10-6*150)
Rf = 1.06 K
Cf = R1C1/Rf
= 1.06*10-3*0.1*10-6
10.6 * 103
Cf = 0.01 f
Rf = 100K
INTEGRATOR
Cf= 0.03F
10K +Vcc=12V
2 7
-
R1
3 IC741
+
+
Vin 4
CR
- -Vee=-12V O
R
10k
DIFFERENTIATOR
Rf = 1.06K
0.01 F
1.06 K 0.1 F
29
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
2 7
-
3 IC741
+
AF 4
CR
OO
-Vee=-12V O
1k
MODEL GRAPH:
DIFFERENTIATOR
Vi
t (msec)
Vo
t(msec)
INTEGRATOR
Vi
30
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
t (msec)
Vo
t(msec)
TABULATION:
INTEGRATOR:
DIFFERENIATOR:
31
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
4. I/P Amplitude
5. O/P Amplitude
PROCEDURE:
Integrator:
1. Connections are made as per the circuit diagram.
2. Apply the square or sine input signal at high frequency using AFO.
3. Note the corresponding output waveforms and plot the graph.
Differentiator:
1. Connections are made as per the circuit diagram.
2. Apply the square or sine input signal at low frequency using AFO.
3. Note the corresponding output waveforms and plot the graph.
Applications:
1.The DC voltage produced by the differentiator circuit could be used to drive a comparator
which would signal as alarm or active a control if the rate of change exceeded a pre-set level.
2.Waveform Generators
At high frequency, a differentiator may become unstable and break into oscillations. The
input impedance decreases with increase in frequency , thereby making the circuit sensitive to
high frequency noise.
For good differentiation, the time period of the input signal must be
greater than or equal to Rf C1 ,T > R f C1 Where, Rf is the feedback resistance
3.What is an IC:
32
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
EX.NO: 3
DATE:
AIM:
33
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1 IC 741 1
Variable Resistor 1
20k pot
3 Capacitors 0.01f 1
THEORY:
a) LPF:
A LPF allows frequencies from 0 to higher cut of frequency, f H. At fH the gain is 0.707
Amax, and after fH gain decreases at a constant rate with an increase in frequency. The gain
decreases 20dB each time the frequency is increased by 10. Hence the rate at which the gain
rolls off after fH is 20dB/decade or 6 dB/ octave, where octave signifies a two fold increase in
frequency. The frequency f=fH is called the cut off frequency because the gain of the filter at this
frequency is down by 3 dB from 0 Hz. Other equivalent terms for cut-off frequency are -3dB
frequency, break frequency, or corner frequency.
b) HPF:
The frequency at which the magnitude of the gain is 0.707 times the maximum value of
gain is called low cut off frequency. Obviously, all frequencies higher than f L are pass band
frequencies with the highest frequency determined by the closed loop band width all of the op-
amp.
34
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
A band pass filter has a pass band between two cutoff frequencies fH and fL such that fH >
fL. Any input frequency outside this pass band is attenuated. There are two types of band-pass
filters. Wide band pass and Narrow band pass filters. We can define a filter as wide band pass if
its quality factor Q <10. If Q>10, then we call the filter a narrow band pass filter. A wide band
pass filter can be formed by simply cascading high-pass and low-pass sections. The order of
band pass filter depends on the order of high pass and low pass sections.
CIRCUIT DIAGRAM:
35
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
DESIGN:
First Order LPF: To design a Low Pass Filter for higher cut off frequency f H = 4 KHz and pass
band gain of 2
fH = 1/( 2RC )
R= 1/(2fHC) =3.97K
First Order HPF: To design a High Pass Filter for lower cut off frequency f L = 4 KHz and
pass band gain of 2
fL = 1/( 2RC )
R= 1/(2fLC) =3.97K
36
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Band pass filter: To design a band pass filter having fH = 4KHz and fL = 400Hz and pass
band gain of 2.
As shown in Fig ,the first section consisting of Op Amp,RF,R1,R and C is the high pass filter and
second consisting of low pass filter. The design of low pass and high pass filters.
R = 1/(2fH C) =3.97K
R = 1/(2fLC) =39.7K
RF = ( AF-1) R1=5.6K
Model graphs :
37
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
TABULAR FORM :
a)LPF b) HPF
38
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
C)Bandpass filter
PROCEDURE:
2. Apply sinusoidal wave of constant amplitude as the input such that op-amp does not go into
saturation.
3. Vary the input frequency and note down the output amplitude at each step as shown in Table
4. Plot the frequency response
39
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
3. Vary the input frequency from 100 Hz to 100 KHz and note down the output amplitude at
each step as shown in Table.
4. Plot the frequency response
Active filters use Op Amp as active element, and resistors and capacitors as the passive
elements.
5 .What modifications in circuit diagrams require to change the order of the filter?
Order of the filter is changed by RC network.
EX.NO: 4
DATE:
AIM:
To design a square wave generator circuit for the frequency of Oscillations of 1KHZ
APPARATUS REQUIRED:
1 OP-AMP IC741 1
40
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
2 Resistor 4.7K, 1
1K 1
1.16K 1
3 Capacitor 0.1F 1
4 CRO - 1
5 RPS DUAL(0-30) V 1
THEORY:
A simple op-Amp square wave generator is also called as free running oscillator, the
principle of generation of square wave output is to force an op-amp to operate in the saturation
region . A fraction =R2/(R1+R2) of the output is fed back to the (+) input terminal. The output
is also fed to the (-) terminal after integrating by means of a low pass Rc combination in astable
multivibrator both the states are quasistables. The frequency is determined by the time taken by
the capacitor to charge from- Vsat to+Vsat.
DESIGN:
F=1KHZ =T=1ms
R2=1K,C=0.1F
R1=1.16R2=1.16K1K+100
T=2RC
R=T/2C =5K
4.7K
CIRCUIT DIAGRAM:
41
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
MODEL GRAPH
+ Vcc
+Vsat
Vsat
- Vsat
-Vsat
- Vee
PROCEDURE:
2. Connect the CRO in the output and trace the square waveform.
3. Calculate the practical frequency and compare with the theoretical Frequency.
4. Plot the waveform obtained and mark the frequency and time period.
42
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
EX.NO: 5
DATE:
AIM:
APPARATUS REQUIRED:
43
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
3 CRO 30MHz 1
5 Capacitor 0.1F 2
6 Op-amp IC 741 1
7 Diode BY 127 2
8 Bread board 1
DESIGN CALCULATION
1. To find R1 and R2
T=R*C
We know that
T=R*C take R2 = R1
T = 0.69 R * C
44
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
THEORY
It is also known as one shot multivibrator. It generates a single pulse of specified duration
in response to each external trigger signal. A monostable multivibrator exits only one stable state.
Application of a trigger causes a change to the quasistable state. The circuit remains in a
quasistable state for a fixed interval of time and then reverts to its original stable state. An
internal trigger signal is generated which produces the transition to the stable state. Usually, the
charging and discharging of a capacitor provides this internal trigger signal.
CIRCUIT DIAGRAM
D 3 R 5
10k
D 1N 4007
D 2 R 2
12k
D 1N 4007
C 1
0 .1 u
V1
12v 0
0
U 1
4
AD 741
2 1
- O S1
V-
6
O U T
3 5
+ O S2
V+
7
V2
12v R 3
10k
C 2 D 1
0 .1 u
D 1N 4007 R 4
3 .3 k
C LK
R 1
D S TM 1
1k 0
PROCEDURE
2. Switch on the power supply and apply trigger pulse at the second pin of op-amp
3. Measure the output waveform in the CRO
4. Measure the voltage across the capacitor, an exponentially rising and falling wave
between 5V and 10V is noted.
EX.NO: 6
46
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
DATE:
AIM:
APPARATUS REQUIRED:
1 555 IC 1
3 Resistor 10k 1
THEORY:
47
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
CIRCUIT DIAGRAM:
DESIGN:
48
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Typical values:
Trigger Voltage =4 V
WAVEFORMS:
Sample Readings:
49
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
PROCEDURE:
1. Is the triggering given is edge type or level type? If it is edge type, trailing or raising edge?
Edge type and it is trailing edge
3. How to achieve variation of output pulse width over fine and course ranges?
One can achieve variation of output pulse width over fine and course ranges by
varying capacitor and resistor values respectively
5. What are the ideal charging and discharging time constants (in terms of R and C) of capacitor
voltage?
Charging time constant T=1.1RC Sec
50
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
ii) One shot circuit. The circuit will remain in the stable state until a trigger pulse is
received. The circuit then changes states for a specified period, but then it returns to the
original state.
EX.NO: 7
DATE:
AIM:
IC555.
APPARATUS REQUIRED:
1 IC 555 1
4 Diode OA79 1
THEORY:
51
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
When the power supply VCC is connected, the external timing capacitor C charges
towards VCC with a time constant (RA+RB) C. During this time, pin 3 is high (VCC) as Reset
R=0, Set S=1 and this combination makes Q =0 which has unclamped the timing capacitor C.
When the capacitor voltage equals 2/3 VCC, the upper comparator triggers the control flip
flop on that Q =1. It makes Q1 ON and capacitor C starts discharging towards ground through
RB and transistor Q1 with a time constant RBC. Current also flows into Q1 through R A.
Resistors RA and RB must be large enough to limit this current and prevent damage to the
discharge transistor Q1. The minimum value of RA is approximately equal to VCC/0.2 where
0.2A is the maximum current through the ON transistor Q1.
During the discharge of the timing capacitor C, as it reaches V CC/3, the lower comparator
is triggered and at this stage S=1, R=0 which turns Q =0. Now Q =0 unclamps the external
timing capacitor C. The capacitor C is thus periodically charged and discharged between 2/3 V CC
and 1/3 VCC respectively. The length of time that the output remains HIGH is the time for the
capacitor to charge from 1/3 VCC to 2/3 VCC.
The capacitor voltage for a low pass RC circuit subjected to a step input of V CC volts is
given by VC = VCC [1- exp (-t/RC)]
CIRCUIT DIAGRAM:
52
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
DESIGN:
MODEL CALCULATIONS:
RA = 7.2K
RB = 3.6K
WAVEFORMS:
53
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
SAMPLE READINGS:
Voltage VPP
Time period T
Duty cycle
PROCEDURE:
54
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1. Connect the circuit as per the circuit diagram shown without connecting the diode OA
79.
2. Observe and note down the waveform at pin 6 and across timing capacitor.
3. Measure the frequency of oscillations and duty cycle and then compare with the given
values.
4. Sketch both the waveforms to the same time scale.
II) Symmetrical square waveform generator:
55
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
The time during which the capacitor discharges from (2/3) Vcc to (1/3) Vcc is
equal to the time the output is low is known as discharging time and is given by
Td=0.69(RB) C.
EX.NO: 8
DATE:
AIM:
APPARATUS REQUIRED:
56
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1 IC 741 1
2 555IC 1
4 Multimeter 1
5 Resistors 100 2
56 K 1
THEORY:
The circuit shows an inverting comparator with positive feed back. This circuit converts
orbitrary wave forms to a square wave or pulse. The circuit is known as the Schmitt trigger (or)
squaring circuit. The input voltage Vin changes the state of the output Vo every time it exceeds
certain voltage levels called the upper threshold voltage Vut and lower threshold voltage Vlt.
When Vo= - Vsat, the voltage across R1 is referred to as lower threshold voltage, V lt.
When Vo=+Vsat, the voltage across R1 is referred to as upper threshold voltage Vut.The
comparator with positive feed back is said to exhibit hysterisis, a dead band condition.
CIRCUIT DIAGRAM:
DESIGN:
WAVE FORMS:
58
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Sample readings:
Table 1:
Voltage( Vp-p)
Time period(ms)
59
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Table 2:
Vutp
Vltp
PROCEDURE:
60
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
The input voltage triggers the output every time it exceeds certain voltage levels (UTP
and LTP). Output signal frequency is same as input signal frequency.
APPARATUS REQUIRED:
1 OP-AMP IC-741 1
61
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1.59K, 2
3 Capacitor 0.1f 2
4 CRO - 1
5 RPS DUAL(0-30) V 1
THEORY:
Rf =470k
R1=150k
2
741
CR
O
62
ISSUE: 01/REVISION: 01
R =0.01F
C = 1.5 k
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
DESIGN:
fo = 1 / 6 (2 R C )
Rf 29 R1
R = 1 / 6 (2 f C ) = 13 k
To prevent loading,
R1 10 R
R1 =10 R = 150 k.
Rf = 4.35 M
MODEL GRAPH:
63
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Observations:
T
Time period =
Frequency =
Amplitude =
PROCEDURE:
1. What happens when the common terminal of V+ and V- sources is not grounded?
If the common point of the two supplies is not grounded, twice the supply voltage
will get applied and it may damage the op-amp.
3. What are the requirements for producing sustained oscillations in feedback circuits?
For sustained oscillations,. The total phase shift around the loop must be zero at the
desired frequency of oscillation, . At fo, the magnitude of the loop gain should be equal to unity
64
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
65
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
AIM:
To construct a wein bridge oscillator for fo = 1KHz and study its operation
APPARATUS REQUIRED:
1 OP-AMP IC-741 1
1.59K, 2
3 Capacitor 0.1f 2
4 CRO - 1
5 RPS DUAL(0-30) V 1
THEORY:
In wein bridge oscillator, wein bridge circuit is connected between the amplifier input
terminals and output terminals. The bridge has a series rc network in one arm and parallel
network in the adjoining arm. In the remaining 2 arms of the bridge resistors R1and Rf are
connected. To maintain oscillations total phase shift around the circuit must be zero and loop
gain unity. First condition occurs only when the bridge is p balanced. Assuming that the resistors
and capacitors are equal in value, the resonant frequency of balanced bridge is given by
Fo = 0.159 / RC
DESIGN:
CALCULATION:
Theoretical
66
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Fr = 1/(2*3.14*R*C)
Practical:
F = 1/T
CIRCUIT DIAGRAM
PROC
EDURE:
67
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
68
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
EX.NO: 11
DATE:
AIM:
APPARATUS REQUIRED:
1 IC 565,IC 7490,2N2222 - 1
10 F
5 C.R.O - 1
THEORY
In a frequency multiplier using PLL 565, a divided by N network is inserted between the
VCO output and the phase comparator input. Since the output of the comparator is locked to
the input frequency fin the VCO is running at a multiple of the input frequency. Therefore in
the locked state the VCO output frequency is given by,
f0 = Nfin
69
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
CIRCUIT DIAGRAM:
+6v
20kohm
RT C
10Mf
2kohm
0.001Mf
C1
10 8
2 7 Fo=5fin
VCO Output
4
565
vin
3 +6v
5
1 9 1 RT
11 4.7kohm
7490
(%5) 1
0.01Mf 2 3 6 7 10
2
1
10kohm
2N2222
RT
3
-6v
PROCEDURE:
70
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
4. What is PLL?
PLL is a control system that generates an output signal whose phase is related to the
phase of input Reference signal.
EX.NO: 12
DATE:
AIM:
APPARATUS REQUIRED:
71
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1 IC 723 1
100
THEORY:
For a low voltage regulator, the output V O can be varied in the range of voltages V o < Vref,
where as for high voltage regulator, it is VO > Vref. The voltage Vref is generally about 7.5V.
Although voltage regulators can be designed using Op-amps, it is quicker and easier to use IC
voltage Regulators.
IC 723 is a general purpose regulator and is a 14-pin IC with internal short circuit current
limiting, thermal shutdown, current/voltage boosting etc. Furthermore it is an adjustable voltage
regulator which can be varied over both positive and negative voltage ranges. By simply varying
the connections made externally, we can operate the IC in the required mode of operation.
Typical performance parameters are line and load regulations which determine the precise
characteristics of a regulator. The pin configuration and specifications are described earlier
LM317 series is the most commonly used three terminal adjustable voltage regulators.
The power rating of such regulator by a factor of 10V more because of improved overload
protection greater load current can be drawn over the given operating temperature range.
72
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
CIRCUIT DIAGRAM:
RB = 3.3 K
For given Vo
R1 = ( VR VO ) / Io
R2 = VO / Io
73
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
PROCEDURE:
a) Line Regulation:
TABULATION
Model graphs:
74
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Voltage regulators are used as control circuits in PWM, series type switch mode
supplies, regulated power supplies, voltage stabilizers.
Series or linear regulator uses a power transistor connected in series between the
Unregulated dc input and the load and it conducts in the linear region .The output voltage
is controlled by the continous voltage drop taking place across the series pass transistor.
75
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
EX. NO: 13
DATE
AIM:
APPARATUS REQUIRED:
THEORY:
The PCB designer follows few rules of thumb that can be used when laying out PCBs.
Here they are,
1.PLACING COMPONENTS:
Generally, it is best to place parts only on the topside of the board. Firstly place all the
components in specific locations. This includes connectors, switches, LED mounting holes, heat
sinks or any other item that mounts to an external location.
76
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Give careful thought when placing components to minimize trace lengths. Doing a good
job here will make laying the traces much easier.
Arrange ICs in only one or two orientations (up and down or right and left). Align each
IC so that pin 1 is in the same place for each orientation, usually on the top or left sides. Position
polarized parts with the positive leads, all having the same orientation. Also use a square pad to
mark the positive leads of these components.
Frequently, the beginners run out of room when routing traces. Leave 0.35 to 0.5 between
ICs. For large ICs allow even more space.
Parts not found in the component library can be made by placing a series of individual
pads and then group them together. Place one pad for each lead of the component. It is very
important to measure the pin spacing and pin diameters as accurately as possible.
After placing all the components, print out a copy of the layout. Place each component on
the top of the layout. Check to insure that you have allowed enough space for every part to rest
without touching each other.
After the components are placed, the next step is to lay the power and ground traces.A
power rail is run along the front edge of the board and a ground rail along the rear edge.From
these rails attach traces that run in between the ICs. The ground rail should be very wide, 0.100
and all the supply lines should be 0.50. When using this configuration the remaining of the
bottom layer is then reserved for the vertical signal traces.
When placing traces, it is always a good practice to make them as short and direct as
possible. Use vias to move signals from one layer to the other. A via is a pad-through hole.
Generally the best strategy is to lay out a board with vertical trace on one side and horizontal
traces on the opposite side. A good trace width for low current digital and analog signals is
0.010.
Traces that carry significant current should be wider than signal traces. The table below gives
rough guidelines of how wide should a trace be for a given amount of current.
0.010 0.3 Amps
0.025 1 Amps
0.050 2 Amps
77
ISSUE: 01/REVISION: 01 0.100 4 Amps
-0.150 6 Amps
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
When routing traces, it is best to have the snap to grid turned on. Setting the snap grid spacing to
0.050 works well. Changing to a value of 0.025 can be helpful when trying to work as densely
as possible. Turning off the snap feature may be necessary when connecting to parts that have
unusual pin spacing.
It is a commo0n practice to restrict the direction that traces run to horizontal, vertical or
at 45 degrees angles.
When placing narrow traces, use 0.015 or less. Avoid sharp right angle turns. The
problem here is that , in the board manufacturing process the outside corner can be etched a little
more narrow. The solution is to use two 45-degree bends with a short leg in between.
It is a good idea to place text on the top layer of the board, such as the product or
company name.
4.CHECKING YOUR WORK:
After all the traces are placed, it is best to double-check the routing of every signal to
verify that nothing is missing or incorrectly wired. Do this by running through the schematic, one
wire at a time. Carefully follow the path of each trace. After each trace is confirmed, mark the
signal on the schematic with a yellow highlighter.
CIRCUIT DIAGRAM:
Vin
78
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
Inspect the layout, both top and bottom to ensure that the gap between every item is 0.007 or
greater. Use the pad information tool to determine the diameters of pads that make up a
component.
Check for missing vias. The CAD software will automatically insert a via when changing
layers as a series of traces are placed. The user often forget that vias are not automatically
inserted otherwise. For example, when beginning a new trace, a via is to first print a top layer ,
then print the bottom. Visually inspect each side for traces that doesnt connect to anything.
When a missing via is found, insert one. Do this by clicking on the pad in the side tool bar from
the down list box and click on the layout.
Check for the traces that cross each other. Inspecting a printout of each layer easily does
this.
Metal components such as heat sinks, crystals, switches, batteries and connectors can
cause shorts, if they are placed over traces on the top layer. Inspect for these shorts by placing all
the metal components on a printout of the top layer. Then look for traces that run below the metal
components.
PROCEDURE FOR SIMULATION:
Start---program---ORCAD RELEASE 9---CAPTURE CIS
New---project---title create
Drag the element as per the circuit requirement.
Make connections as per circuit using right icon.
Create the new simulation.
Set the output level settings.
Place the voltage marker in output node.
Run the circuit diagram.
Print the output waveform
79
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
CIRCUIT DIAGRAM:
R 1
9 2 .8 k
V 2
12v 0
U 1
R 2
4
A D 741
2 1
V -
- O S 1
3 .2 k
6
O U T
3 5
V +
+ O S 2
7
V 1
12v
R 6
4k
0 0
C 1 C 2 C 3
0 .1 u 0 .1 u
0 .1 u
R 3 R 4 R 5
0
0 0
MODEL GRAPH
80
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
SIMULATION OUTPUT:
81
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
V1
5v
R 2
C 2
4 3 .4 1 k 0
0 .0 1 u 0
8
U 1
VC C
2
C 1 4 T R IG G E R 3
R 1 5 R E SE T O U TP U T
6 C O N TR O L R 3
0 .0 1 u 7 TH R E SH O LD
1 4 .4 1 k D IS C H A R G E 1k
G N D
555B
1
0
SIMULATION RESULT
82
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
V4
R4 8V
50K
C3 0
0 .1 u
8 0
U2
VCC
2
C2 4 T R IG G E R 3
5 R ES ET O U TPU T
6 C O N TR O L R5
0 .0 1 u 7 TH R ES H O LD
V3
D IS C H A R G E 1k
GND
555B
1
0
0
0
SIMULATION RESULT
83
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
SIMULATION RESULT
84
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1 0 k
D 1 N 4 0 0 7
D 2 R 2
1 2 k
D 1 N 4 0 0 7
C 1
0 .1 u
V 1
1 2 v 0
0
U 1
4
A D 7 4 1
2 1
V -
- O S 1
6
O U T
3 5
V +
+ O S 2
7
V 2
1 2 v R 3
1 0 k
C 2 D 1
0 .1 u
D 1 N 4 0 0 7 R 4
3 .3 k
C L K
R 1
D S T M 1
1 k 0
SIMULATION RESULT
85
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1k
V 2
0
12v
U 1
R 2
4
A D 741
2 1
V -
- O S 1
1k 6
O U T
3 5
0
V +
+ O S 2
7
V 1
12v
R 4 0 C 2
R 3 C 1
1k 0 .0 1 u 1k 0 .0 1 u
86
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
SIMULATION OUTPUT
INSTRUMENTATION AMPLIFIER
V 3
1 2 V
0
U 1
R 4 R 5
4
A D 7 4 1
2 1
V -
- O S 1 1 0 k 1 0 k
V 1 6 V 7
2 v O U T 1 2 V 0
3 5
V +
+ O S 2 R 1
V 4
U 3
1 2 V 1 0 k
7
0 A D 7 4 1
2 1
V -
- O S 1
6
R 8 O U T
0 3 5
V +
5 0 0 k + O S 2
7
V 5 R 3 V 8
1 2 V 1 2 V
1 0 k
U 2
0
4
A D 7 4 1
2 1
V -
- O S 1 R 6
6 0
O U T
1 0 k
3 5
V +
+ O S 2
V 2
5 v R 7
7
1 0 k
V 6
1 2 V
0 0
SIMULATION OUTPUT
87
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
88
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
R 2 R 1
4k 2k
0
V2
0
12v
U 1
4
A D 741
2 1
- O S 1
V-
6
R 4 R 3 O U T
3 5
+ O S 2
V+
1k 1k
7
V1
V 3
C 1 C 2 12v
0 .1 u 0 .1 u
0 0
0
SIMULATION OUTPUT
89
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
BANDPASS FILTER
C 1
0 .0 1 u
R 4
9 5 .5 k
V2
12V 0
U 1
R 3 C 2
4
AD 741
2 1
- O S1
V-
0 .0 1 u
1 1 .9 k 6
OU T
3 5
+ O S2
V+
V1
R 1 R 2
7
1 1 .9 k 4 .7 k V3
12v
0
0 0
SIMULATION OUTPUT
90
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
REFERENCES
91
ISSUE: 01/REVISION: 01
LINEAR INTEGRATED CIRCUITS LAB MANUAL II YEAR
SRINIVASAN ENGINEERING COLLEGE, PERAMBALUR
1. D.Roy Choudhury and Shail B.Jain, Linear Integrated Circuits, 2nd edition, New Age
International.
2. James M. Fiore, Operational Amplifiers and Linear Integrated Circuits: Theory and
Application, WEST.
3. Malvino, Electronic Principles, 6th edition, TMH
4. Ramakant A. Gayakwad, Operational and Linear Integrated Circuits,4th edition, PHI.
5. Roy Mancini, OPAMPs for Everyone, 2nd edition, Newnes.
6. S. Franco, Design with Operational Amplifiers and Analog Integrated Circuits, 3rd
edition, TMH.
7. William D. Stanley, Operational Amplifiers with Linear Integrated Circuits, 4th edition,
Pearson.
92
ISSUE: 01/REVISION: 01