Hmc833Lp6Ge: Fractional-N PLL With Integrated Vco 25 - 6000 MHZ
Hmc833Lp6Ge: Fractional-N PLL With Integrated Vco 25 - 6000 MHZ
Hmc833Lp6Ge: Fractional-N PLL With Integrated Vco 25 - 6000 MHZ
714
HMC833LP6GE
FRACTIONAL-N PLL WITH INTEGRATED VCO
25 - 6000 MHz
Features
• RF Bandwidth: • <180 fs RMS Jitter
25 - 6000 MHz • 24-bit Step Size, Resolution 3 Hz typ
PLLS WITH INTEGRATED VCO - SMT
Typical Applications
• Cellular Infrastructure • CATV Equipment
• Microwave Radio • DDS Replacement
• WiMax, WiFi • Military
• Communications Test Equipment • Tunable Reference Source for Spurious-
Free Performance
Functional Diagram
General Description
The HMC833LP6GE is a low noise, wide band, Fractional-N Phase-Locked-Loop (PLL) that features an integrated Voltage
Controlled Oscillator (VCO) with a fundamental frequency of 1500 MHz - 3000 MHz, and an integrated VCO Output
Divider (divide by 1/2/4/6.../60/62) and doubler, that together allow the HMC833LP6GE to generate frequencies from
Electrical Specifications
VPPCP, VDDLS, VCC1, VCC2 = 5 V; RVDD, AVDD, DVDD3V, VCCPD, VCCHF, VCCPS = 3.3 V Min and Max
Specified across Temp -40 °C to 85 °C
RF Output Characteristics
Output Frequency 25 6000 MHz
Output Power
RF Output Power at f fundamental = 2000 MHz Broadband Matched Internally
1.5 3 4.5 dBm
Across All Frequencies see Figure 9 [1]
fo/30 Mode at 3 GHz/30 = 100 MHz 2nd / 3rd / 4th -25/-10/-33 dBc
fo/62 Mode at 1550 MHz/62 = 25 MHz 2nd / 3rd / 4th -17/-8/-21 dBc
Charge Pump
Output Current 0.02 2.54 mA
Logic Inputs
Vsw 40 50 60 % DVDD
Logic Outputs
VOH Output High Voltage DVDD V
Reg 01h=0,
Power Down - Crystal Off 10 µA
Crystal Not Clocked
Reg 01h=0,
Power Down - Crystal On, 100 MHz 5 mA
Crystal Clocked 100 MHz
Power on Reset
Typical Reset Voltage on DVDD 700 mV
Figure of Merit
Floor Integer Mode Normalized to 1 Hz -230 dBc/Hz
VCO Characteristics
VCO Tuning Sensitivity at 2800 MHz Measured at 2.5 V 13.3 MHz/V
-100 -100
PHASE NOISE(dBc/Hz)
-120 -120
-160 -160
-180 fout 3800 MHz,Lopp BW 74KHz,rms jitter 108fsec -180 fout 3805 MHz,Loop BW 74KHz,rms jitter 123fsec
fout 3800MHz,Loop Filter 90KHz,rms jitter 87fsec fout 3805MHz,Loop BW 90KHz,rms jitter 104fsec
fout 5600MHz,Loop BW 74KHz,rms jitter 188fsec fout 5605MHz,Loop BW 74KHz,rms jitter 202fsec
-200 fout 5600MHz,Loop BW 90KHz,rms jitter 118fsec -200 fout 5605MHz,Loop BW 90KHz,rms jitter 128fsec
fout 1600MHz,Loop BW 74KHz,rms jitter 127fsec fout 1605MHz, Loop BW 74KHz,rms jitter 130fsec
fout 1600MHz,Loop BW 90KHz, rms jitter 97fsec fout 1605MHz, Loop BW 90KHz, rms jitter 123fsec
-220 -220
1 10 100 1000 10000 100000
1 10 100 1000 10000 100000
OFFSET(KHz)
OFFSET (kHz)
-80
PHASE NOISE (dBc/Hz)
85C
-130
-100 1 MHz Offset
-140
-120
-150
-140 100 MHz Offset
5536 MHz -160
4732 MHz
-160 3885 MHz -170
3058 MHz
-180 -180
3 4 5 6 7 8
10 10 10 10 10 10 10 100 1000 10000
OFFSET (Hz)
FREQUENCY (MHz)
40
kVCO (MHz/V)
30
2
20
1
10
0 0
0 1 2 3 4 5 1500 3000
TUNING VOLTAGE (V) VCO FREQUENCY(MHz)
250 27C
85C -210
-220
FOM Floor
150 FOM 1/f Noise
-230
100
50 -240
2 3 4 5 6
10 100 1000 10000 10 10 10 10 10
Figure 9. Typical Output Power vs. Figure 10. Output Power vs Gain Control
Temperature [2] Setting (VCO_Reg02h[8]=1. See VCO_Reg 02h)
2 10
0
Gain Setting 11
Gain Setting 10
5 Gain Setting 01
OUTPUT POWER (dBm)
-2 Gain Setting 00
OUTPUT POWER (dBm)
-4
0
-6
-8
-5
27 C
-10 -40 C
85 C
-12 -10
0 1000 2000 3000 4000 5000 6000 0 1000 2000 3000 4000 5000 6000
OUTPUT FREQUENCY (MHz) OUTPUT FREQUENCY (MHz)
Figure 11. Reference Input Sensitivity, Figure 12. Reference Input Sensitivity
Square Wave, 50 Ω [3] Sinusoidal Wave, 50 Ω[3]
-220 -200
-222 -205
14 MHz Square Wave 14 MHz sin
25 MHz Square Wave 25 MHz sin
-224 -210 50 MHz sin
50 MHz Square Wave
100 MHz sin
100 MHz Square Wave
-226 -215
FOM (dBc/Hz)
FOM
-228 -220
-230 -225
-232 -230
-234 -235
-15 -12 -9 -6 -3 0 3 -20 -15 -10 -5 0 5
[1] RMS Jitter data is measured in fractional mode with 100 kHz Loop bandwidth using 50 MHz reference frequency from 1 kHz to 20 MHz
integration bandwidth.
[2] The output power from Frequency 25MHz to 3000MHz is using fundamental Configuration with Gain Setting 01, output power from Frequency
3000MHz to 6000MHz is using doubler Configuration with Gain Setting 11
[3] Measured from a 50 Ω source with a 100 Ω external resistor termination. See “Reference Input Stage” section for more details. Full FOM
performance up to maximum 3.3 Vpp input voltage.
Figure 13. Integer Boundary Spur at Figure 14. Integer Boundary Spur at
5900.8 MHz[4] 3900.4 MHz [5]
-60 -60
-120 -120
-140 -140
-160 -160
-180 -180
1 10 100 1000 10000 100000 1000 10000 100000 1000000 10000000 100000000
OFFSET (kHz) OFFSET (kHz)
Figure 15. Fractional-N Exact Frequency Figure 16. Fractional-N Exact Frequency
Mode ON Performance at 2113.5 MHz[7] Mode ON Performance at 2591 MHz[8]
0 0
-20 -20
-40 -40
PHASE NOISE (dBc/Hz)
PHASE NOISE (dBc/Hz)
-60 -60
-80 -80
-100 -100
-120 -120
-140 -140
-160 -160
-180 -180
1 10 100 1000 10000 100000 1 10 100 1000 10000 100000
OFFSET (kHz) OFFSET (kHz)
Figure 17. Fractional-N Exact Frequency Figure 18. Worst Spur, Fixed 50 MHz
Mode OFF Performance at 2591 MHz[9] Reference, Output Freq. = 2000.1 MHz[10]
0 0
-20 -20
-40 -40
PHASE NOISE (dBc/Hz)
PHASE NOISE (dBc/Hz)
-60 -60
-80 -80
-100 -100
-120 -120
-140 -140
-160 -160
-180 -180
1 10 100 1000 10000 100000 0.1 1 10 100 1000 10000 100000
OFFSET (kHz) OFFSET (kHz)
Figure 19. RF Output Return Loss Figure 20. Worst Spur, Tunable Reference,
Output Frequency = 2000.1 MHz [10]
0 0
-20
-5
PLLS WITH INTEGRATED VCO - SMT
-40
-10
-60
-15 -80
-100
-20
-120
-25
-140
-30
-160
-35 -180
25 100 1000 10000 0.1 1 10 100 1000 10000 100000
FREQUENCY (MHz) OFFSET (kHz)
Figure 21. Low Frequency Performance [11] Figure 22. Low Frequency Performance [12]
-50 -120
-60
-130 Carrier Frequency = 25 MHz
Carrier Frequency = 55.55 MHz
-70 Carrier Frequency = 100 MHz
PHASE NOISE (dBc/Hz)
WORST SPUR (dBc)
-80 -140
Fixed 50 MHz Reference
Tunable Reference
-90
-150
-100
-160
-110
-120 -170
2GHz +1kHz 2GHz +10kHz 2GHz +100kHz 2GHz +1000kHz 2GHz +10000kHz 0.1 1 10 100 1000 10000 100000
OUTPUT FREQUENCY OFFSET (kHz)
[10] Capability of HMC830LP6GE to generate low frequencies (as low as 25 MHz), enables the HMC830LP6GE to be used as a tunable reference
source into the HMC833LP6GE, which maximizes spur performance of the HMC833LP6GE. Please see “HMC833LP6GE Application
Information” for more information.
[11] The graph is generated by observing, and plotting, the magnitude of only the worst spur (largest magnitude), at any offset, at each output
frequency, while using a fixed 50 MHz reference and a tunable reference tuned to 47.5 MHz. See “HMC833LP6GE Application Information” for
more details.
[12] Phase noise performance of the HMC833LP6GE when used as a tunable reference source. HMC833LP6GE is operating at 6 GHz/30, 6
GHz/54 for the 100 MHz, 55.55 MHz curves respectively Loop Filter 56 pF//(2.2k ohm+1.8 nF) Integer Mode 100MHz Wenzel oscillator with
Rdiv=2 50MHz comparison frequency.
Pin Descriptions
Pin Number Function Description
2, 5, 6, 8, 9,
The pins are not connected internally; however, all data shown herein
11 - 14, 18 - 22, 24, N/C
was measured with these pins connected to RF/DC ground externally.
26, 29, 34, 37, 38
3 VPPCP Power Supply for charge pump analog section
4 CP Charge Pump Output
7 VDDLS Power Supply for the charge pump digital section
28 RF_OUT RF Output
33 LD_SDO Lock Detect, or Serial Data, or General Purpose (CMOS) Logic Output (GPO)
VPPCP, VDDLS, VCC1,VCC2 -0.3V to +5.5V This is a stress rating only; functional operation of the
Operating Temperature -40°C to +85°C
device at these or any other conditions above those
indicated in the operational section of this specification
Storage Temperature -65°C to 150°C
is not implied. Exposure to absolute maximum rating
Maximum Junction Temperature 150 °C conditions for extended periods may affect device
Thermal Resistance (RTH)
9 °C/W
reliability.
(junction to ground paddle)
Reflow Soldering
Peak Temperature 260°C
Time at Peak Temperature 40 sec
ESD Sensitivity (HBM) Class 1B
Temperature
Supply Voltage
Outline Drawing
NOTES:
1. PACKAGE BODY MATERIAL: LOW STRESS INJECTION MOLDED PLASTIC SILICA AND SILICON IMPREGNATED.
2. LEAD AND GROUND PADDLE MATERIAL: COPPER ALLOY.
3. LEAD AND GROUND PADDLE PLATING: 100% MATTE TIN.
4. DIMENSIONS ARE IN INCHES [MILLIMETERS].
5. LEAD SPACING TOLERANCE IS NON-CUMULATIVE.
6. PAD BURR LENGTH SHALL BE 0.15mm MAX. PAD BURR HEIGHT SHALL BE 0.25mm MAX.
7. PACKAGE WARP SHALL NOT EXCEED 0.05mm.
8. ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND.
9. REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED PCB LAND PATTERN.
Evaluation PCB
The circuit board used in the application should use RF circuit design techniques. Signal lines should have
50 Ohm impedance while the package ground leads and exposed paddle should be connected directly to the
ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and
bottom ground planes. The evaluation circuit board shown is available from Hittite upon request.
an RF or IF stage LO, a clock source for high-frequency data-converters, or a tunable reference source for extremely
low spurious applications (< -100 dBc/Hz spurs).
Using the HMC833LP6GE with a tunable reference as shown in Figure 25, it is possible to drastically improve spurious
emissions performance across all frequencies. Example shown in Figure 20 graph shows that it is possible to have
spurious emissions < -100 dBc/Hz across all frequencies. For more information about spurious emissions, how they
are related to the reference frequency, and how to tune the reference frequency for optimal spurious performance
please see the “Fractional Operation and Spurious” section of this data sheet. Note that at very low output frequencies
< 100 MHz, harmonics increase due to small internal AC coupling. Applications which are sensitive to harmonics may
require external low pass filtering.
Gain = 0 dB
0 Gain = 6 dB
OUTPUT POWER (dBm)
Gain = 9 dB
-5
Divider output
-10
stage gain = 3 dB
(VCO_Reg02h[8] = 1)
-15
-20
0 1000 2000 3000 4000 5000 6000
Figure 26. Reducing the output power variation of HMC833LP6GE across frequency by adjusting output stage gain
control.
If a higher output power than that shown in Figure 26 is required, it is possible to follow the HMC833LP6GE output
stage with a simple amplifier such as HMC311SC70E in order to achieve a constant and high output power level
across the entire operating range of the HMC833LP6GE.
a very narrow voltage range on the varactor. A typical tuning curve for a step tuned VCO is shown in
Figure 30. Note how the tuning voltage stays in a narrow range over a wide range of output frequencies.
3 31 15 0
0
920 960 1000 1040 1080 1120 1160
CALIBRATION FREQUENCY (MHz)
Figure 30. A Typical 5-Bit 32 Switch VCO Tuning Voltage After Calibration
The calibration is normally run automatically once for every change of frequency. This ensures optimum
selection of VCO switch settings vs. time and temperature. The user does not normally have to be concerned
about which switch setting is used for a given frequency as this is handled by the AutoCal routine. The
accuracy required in the calibration affects the amount of time required to tune the VCO. The calibration
routine searches for the best step setting that locks the VCO at the current programmed frequency, and
ensures that the VCO will stay locked and perform well over it’s full temperature range without additional
calibration, regardless of the temperature that the VCO was calibrated at.
Auto-Calibration can also be disabled allowing manual VCO tuning. Refer to section 1.2.2 for a description
of manual tuning
Reg 05h. VSCK and the AutoCal controller clock are equal to the input reference divided by 0, 4,16 or 32
as controlled by Reg 0Ah[14:13].
n is set by Reg 0Ah[2:0] and results in measurement periods which are multiples of the PD
period, TxtalR.
R is the reference path division ratio currently in use, Reg 02h
Txtal is the period of the external reference (crystal) oscillator.
The VCO AutoCal counter will, on average, expect N counts, rounded down (floor) to the nearest integer,
every PD cycle.
N is the ratio of the target VCO frequency, fvco, to the frequency of the PD, fpd, where N can
be any rational number supported by the N divider.
N is set by the integer (Nint = Reg 03h) and fractional (Nfrac = Reg 04h) register contents
24
N = Nint + Nfrac / 2 (EQ 2)
The AutoCal state machine and the data transfers to the internal VCO subsystem SPI (VSPI) run at the rate
of the FSM clock, TFSM, where the FSM clock frequency cannot be greater than 50 MHz.
m
TFSM = Txtal · 2 (EQ 3)
m is 0, 2, 4 or 5 as determined by Reg 0Ah[14:13]
The expected number of VCO counts, V, is given by
n
V = floor (N · 2 ) (EQ 4)
or equivalently
n m
Tcal = Txtal (6R · 2 + (140+128k) · 2 )
(EQ 8)
where k = Reg 0Ah[7:6] decimal
divider of the VCO subsystem, as shown in Figure 27. Although this write disables the manual mode
enables of the VCO subsystem, it has no affect on the PLL or VCO subsystem because typically and
by default the VCO subsystem is operating in auto mode.
2. Then to mute the PLL output simply write VCO_Reg 03h [2] = 1 (accomplish by writing to PLL Reg 05h
PLLS WITH INTEGRATED VCO - SMT
= 2218h in doubler mode, and Reg 05h = 2A98h in fundamental mode of the VCO), which effectively
places the VCO subsystem in manual mode. Manual mode enables have been pre-configured in step
1 to mute the PLL output.
3. If it is required to tune the HMC833LP6GE while the output is muted a final write, Reg 05h = 0h, is
required.
To enable the HMC833LP6GE output after muting:
1. Write VCO_Reg 03h [2] = 0 (accomplish by writing to PLL Reg 05h = 2018h in doubler mode, or Reg
05h = 2898h in fundamental mode).
2. A final write to Reg 05h = 0h is required.
Please refer to Figure 27 for more information. Also note that the VCO subsystem registers are not directly
accessible. They are written to the VCO subsystem via PLL Reg 05h. More information about VCO
subsystem SPI in section 1.19.
If the application environment contains other interfering frequencies unrelated to the PD frequency, and
if the application isolation from the board layout and regulation are insufficient, the unwanted interfering
frequencies will mix with the desired synthesizer output and cause additional spurious emissions. The
level of these emissions is dependant upon isolation and supply regulation or rejection (PSRR).
We define zero phase error when the reference signal and the divider VCO signal arrive at the Phase
Detector at the same time. Phase detector linearity degrades when the phase error is very small and
when the random phase errors cause the phase detector to switch back an forth between reference lead
and VCO lead.
PLLS WITH INTEGRATED VCO - SMT
These switching non-linearities in fractional mode are eliminated by operating the phase detector with an
average phase offset such that either the reference or VCO always leads.
A programmable charge pump offset current source is used to add DC current to the loop filter and create
the desired phase offset. Positive current causes the VCO to lead, negative current causes the reference
to lead.
The offset charge pump is controlled via Reg 09h. The phase offset is scaled from 0 degrees, that is the
reference and the VCO path arrive in phase, to 360 degrees, where they arrive a full cycle late. The offset
can also be thought of in absolute time difference between the arrivals.
The recommended operating point for the charge pump in fractional mode is one where the time offset at
the phase detector is ~2.5ns + 4TVCO, where TVCO is the RF period at the fractional prescaler input. The
required CP offset current should never exceed 25% of the programmed CP current.
The specific level of charge pump offset current Reg 09h[20:14] is determined by this time offset, the
comparison frequency and the charge pump current:
(( ) )
Required CP Offset = min 2.5 • 10−9 + 4 • TVCO ( sec ) • Fcomparison • ICP ,0.25 • ICP
(EQ 9)
where:
TVCO: is the RF period at the fractional prescaler input
ICP: is the full scale current setting of the switching charge pump Reg 09h[6:0] Reg 09h[13:7]
Operation with charge pump offset influences the required configuration of the Lock Detect function. Refer
to the description of Lock Detect function in section 1.11. Note that this calculation can be performed for
the center frequency of the VCO, and does not need refinement for small differences < 25 % in center
frequencies.
Another factor in the spectral performance in Fractional Mode is the choice of the Delta-Sigma Modulator
mode. Mode A can offer better in-band spectral performance (inside the loop bandwidth) while Mode B
offers better out of band performance. See Reg 06h[3:2] for DSM mode selection. Finally, all fractional
synthesizers create fractional spurs at some level. Hittite offers the lowest level fractional spurious in the
industry in an integrated solution.
-140
-150
-160
-170
0.1 1 10 100 1000 10000 100000
OFFSET (kHz)
Figure 34. Phase noise performance of the HMC833LP6GE when used with a tunable reference source.
(HMC833LP6GE operating at 3 GHz/30, 3 GHz/54, and 1.55 GHz/62 for the 100 MHz, 55.55 MHz, and 25 MHz
curves respectively.)
Worst case spurious levels (largest spurs at any offset) of conventional fixed reference vs. a tunable
reference can be compared by multiple individual phase noise measurements and summarized on a single
plot vs. carrier frequency.
For example, Figure 35 shows the spectrum of a carrier operating at 2000.1 MHz with a 50 MHz fixed
reference. This case is 100 kHz away from an Integer Boundary (50 MHz x 40). Worst case spurious can
be observed at 100 kHz offset and about -52 dBc in magnitude.
Figure 36 shows the same HMC833LP6GE PLL VCO operating at the same 2000.1 MHz carrier frequency,
using a tunable reference at 47.5 MHz generated by HMC830LP6GE. Worst case spurious in this case can
be observed at 5 MHz offset and about -100 dBc in magnitude.
The results of Figure 35 and Figure 36 show that the tunable reference source achieves 50 dB better
spurious performance, while maintaining essentially the same phase noise performance.
0
0
-20 2000.1 MHz Carrier frequency -20 2000.1 MHz Carrier Frequency
-120 -120
-140 -140
-160
-160
-180
-180
0.1 1 10 100 1000 10000 100000
0.1 1 10 100 1000 10000 100000
OFFSET (kHz)
OFFSET (kHz)
Figure 35. HMC833LP6GE Worst spur at any offset, Figure 36. HMC833LP6GE worst spur at any offset,
fixed 50 MHz reference, output frequency = 2000.1 tunable reference (HMC830LP6GE), output
MHz frequency = 2000.1 MHz
Many spurious measurements, such as the ones in Figure 35 and Figure 36 can be summarized into a
single plot of worst case spurious at any offset vs. carrier frequency as shown in Figure 37. A log frequency
display relative to the 2000 MHz fixed reference Integer Boundary was used to emphasize the importance
of the loop bandwidth on spurious performance of the fixed reference case. This technique clearly shows
the logarithmic roll-off of the worst case spurious when operating near the Integer Boundary. In this case
the loop filter bandwidth of the HMC833LP6GE was 100 kHz.
-50
-60 (A)
-70 (B)
WORST SPUR (dBc)
-80
Fixed 50 MHz Reference
Tunable Reference
-90
-100
-110
-120
2GHz +1kHz 2GHz +10kHz 2GHz +100kHz 2GHz +1000kHz 2GHz +10000k
OUTPUT FREQUENCY
Figure 37. Largest observed spurious, at any offset, using a fixed 50 MHz reference source and a tunable reference
source.
For example worst case spurious operating at 2000.1 MHz (point (A)) in Figure 35 with a fixed 50 MHz
reference) is represented by a single point in Figure 37 (point (A)) on the blue curve. Similarly, worst case
spurious from Figure 36 with variable reference, operating at 2000.1 MHz is represented by a single point
in Figure 37 (point (B)) on the green curve.
The plot in Figure 37 is generated by tuning the carrier frequency away from Integer Boundary and
recording the worst case spurious, at any offset, at each operating frequency. Figure 37 shows that the
worst case spurious for the 50 MHz fixed reference case, is nearly constant between -51 dBc and -55
dBc when operating with a carrier frequency less than 100 kHz from the Integer Boundary (blue curve).
It also shows that the worst case spurious rolls off at about 25 dB/decade relative to 1 loop bandwidth.
For example, at an operating frequency of 2001 MHz (equivalent to 10 loop bandwidths offset) worst case
spurious is -80 dBc. Similarly, at an operating frequency of 2010 MHz (equivalent to 100 loop bandwidths)
worst case spurious is -100 dBc.
In contrast, the green curve of Figure 37 shows that the worst case spurious over the same operating
frequency range, when using an HMC830LP6GE tunable reference, is below -100 dBc at all operating
frequencies!
In general all fractional PLLs have spurious when operating near Integer Boundaries. High performance
Figure 38. PLL with Integrated VCO Phase Noise & Jitter
With this simplification the total integrated VCO phase noise, o | 2, in rads2 in the linear form is given by
| 2 = o | 2 (f
o
o
) Bπ (EQ 10)
where o | 2 (fo) is the single sideband phase noise in rads2 /Hz inside the loop bandwidth, and B is the 3 dB
corner frequency of the closed loop PLL
The integrated phase noise at the phase frequency detector, o | 2pd is just scaled by N2
| 2
o
pd
= o | 2 /N2 (EQ 11)
The rms phase jitter of the VCO in rads, o | , is just the square root of the phase noise integral.
Since the simple integral of (EQ 10) is just a product of constants, we can easily do the integral in the log
domain. For example if the VCO phase noise inside the loop is -100 dBc/Hz at 10 kHz offset and the loop
bandwidth is 100 kHz, and the division ratio is 100, then the integrated phase noise at the phase frequency
detector, in dB, is given by:
o| 2
pddB
= 10log ( o | 2 (fo)Bπ/N2) = -100 + 50 + 5 - 40 = -85 dBc
or equivalently, o
| = 10 -85/20 = 53.6e-6 rads = 3.2e-3 degrees.
While the phase noise reduces by a factor of 20logN after division to the reference, due to the increased
period of the PD reference signal, the jitter is constant.
The rms jitter from the phase noise is then given by
jitter that is less than that given by the full expression. Finally real oscillators have noise floors that also
contribute to jitter. The phase noise of a white noise floor is a simple integral of noise floor density times
bandwidth of interest to the system. This additional noise power should be added to the expression of
(EQ 16) to give a more accurate jitter number. Depending upon the bandwidth of the system in question
PLLS WITH INTEGRATED VCO - SMT
Input referred phase noise of the PLL when operating at 50 MHz is between -150 and -156 dBc/Hz at
10 kHz offset depending upon the mode of operation. The input reference signal should be 10 dB better
than this floor to avoid degradation of the PLL noise contribution. It should be noted that such low levels
are only necessary if the PLL is the dominant noise contributor and these levels are required for the system
goals.
Figure 40. Normal Lock Detect Window - Integer Mode, Zero Offset
For example a 25 MHz PD rate with a 1 mA charge pump setting (Reg 09h[6:0]=Reg 09h[13:7]= 32h) and
400 µA offset down current (Reg 09h[20:14]=50h Reg 09h[22]= 1), would have an offset of about 400/1000
= 40% of the PD period or about 16 ns. In such an extreme case the divided VCO would arrive 16 ns after
the PD reference, and would always arrive outside of the 10 ns lock detect window. In such a case the lock
detect circuit would always read unlocked, even though the VCO might be locked. When using the 10 ns
analog lock detect window, with a 40 ns PD period, the offset must always be less than 25% of the charge
pump setting, 20% to allow for tolerances. Hence a 1 mA charge pump setting can not use more than 200
µA offset with a 25 MHz PD and an analog Lock detect window. Charge pump current, charge pump offset,
phase detector rate and lock detect window are related.
As an example, if we operate in fractional mode at 2GHz with a 50MHz PD, charge pump current gain of
2mA and a down leakage of 400uA. Then our average offset at the PD will be 0.4mA/2mA = 0.2 of the
PD period or about 4ns (0.2 x 1/50MHz). However, the fractional modulation of the VCO divider will result
in time excursions of the VCO divider output of +/-4Tvco from this average value (2ns in this example).
Hence, when in lock, the divided VCO will arrive at the PD 4 +/-2ns after the divided reference. The Lock
Detect window always starts on the arrival of the first signal at the PD, in this case the reference. The Lock
Detect window must be longer than 4ns+2ns (6ns) and shorter than the period of the PD, in this example,
20ns. A perfect Lock Detect window would be midway between these two values, or 13ns.
There is a always a good solution for the Lock Detect window for a given operating point. The user
should understand however that one solution does not fit all operating points. If charge pump offset or PD
frequency are changed significantly then the lock detect window may need to be adjusted.
PLLS WITH INTEGRATED VCO - SMT
Figure 42. Lock Detect Window Example with 50 MHz PD and 3.9 ns VCO Offset
magnitude of the offset is controlled by Reg 09h[20:14], and can range from 0 to 635 µA in steps of 5 µA.
Down offset is highly recommended in fractional mode of operation. Integer mode of operation works best
with zero offset.
As an example, a PD comparison of fPD = 50 MHz (20 ns period) with the main pump gain set at 2 mA, and
higher PD frequencies can be used, hence lower phase noise can often be realized in fractional mode.
Charge Pump offset should be disabled in integer mode.
In integer mode the digital Δ∑ modulator is shut off and the N (Reg 03h) divider may be programmed to any
integer value in the range 16 to 219-1. To run in integer mode configure Reg 06h as described, then program
the integer portion of the frequency as explained by (EQ 13), ignoring the fractional part.
a. Disable the Fractional Modulator, Reg 06h[11] = 0
b. Bypass the delta-sigma modulator Reg 06h[7] = 1
c. To tune to frequencies (<1500 MHz), select the appropriate output divider value “VCO_Reg 02h
Biases”[5:0].
d. To tune to frequencies (>3000 MHz), enable the doubler mode of operation (VCO_Reg 03h [0] = 1).
Writing to VCO subsystem registers (“VCO_Reg 02h Biases”[5:0] and VCO_Reg 03h [0] in this case) is
accomplished indirectly through PLL register 5 (Reg 05h). More information on communicating with the
VCO subsystem through PLL Reg 05h is available in “1.19 VCO Serial Port Interface (SPI)” section.
fxtal
fvco = (Nint + Nfrac) = fint + ffrac (EQ 13)
R
Where:
fout is the output frequency after any potential dividers or doublers.
k is 0.5 for doubler, 1 for fundamental, or k = 1,2,4,6,…58,60,62 according to the
VCO Subsystem type
Nint is the integer division ratio, Reg 03h, an integer number between 20 and
524,284
Nfrac is the fractional part, from 0.0 to 0.99999...,Nfrac=Reg 04h/224
R is the reference path division ratio, Reg 02h
fxtal is the frequency of the reference oscillator input
fpd is the PD operating frequency, fxtal /R
As an example:
fout 1402.5 MHz
k 2
50e6 1677722
f VCO = (56 + ) = 2805 MHz + 1.192 Hz error (EQ 15)
1 224
f VCO
fout = = 1402.5 MHz + 0.596 Hz error (EQ 16)
2
In this example the output frequency of 1402.5 MHz is achieved by programming the 19-bit binary value
of 56d = 38h into intg_reg in Reg 03h, and the 24-bit binary value of 1677722d = 19999Ah into frac_reg in
Reg 04h. The 0.596 Hz quantization error can be eliminated using the exact frequency mode if required. In
this example the output fundamental is divided by 2. Specific control of the output divider is required. See
section 3.0 and description for more details.
fPD
=
fVCOk mod fgcd 0=
where fgcd gcd(fVCO1, fPD ) and fgcd ≥ 14
(EQ 17)
2
Where:
gcd stands for Greatest Common Divisor
fN = maximum integer boundary frequency < f VCO1
PLLS WITH INTEGRATED VCO - SMT
Example: To configure the HMC833LP6GE for exact frequency mode at f VCO = 2800.2 MHz where Phase
Detector (PD) rate fPD = 61.44 MHz Proceed as follows:
Check (EQ 17) to confirm that the exact frequency mode for this f VCO is possible.
fPD
=fgcd gcd(fVCO , fPD ) and fgcd ≥
214
( ) 61.44 × 106
Reg04h ceil
Then=
224 f
(
VCO − fN
= ceil
24
)
2 (
2800.2 × 106 − 2764.8 × 106
= =
9666560
)
d 938000h
fPD 61.44 × 106
224 f
(
VCOk − fN )
Reg 04h = NFRAC = ceil fPD where fN = floor(f VCO1/fPD), and f VCO1, as shown in Figure 44, represents
the smallest channel VCO frequency that is greater than fN.
Example: To configure the HMC833LP6GE for Exact Frequency Mode for equally spaced intervals of 100
kHz where first channel (Channel 1) = f VCO1 = 2800.200 MHz and Phase Detector (PD) rate fPD = 61.44
MHz proceed as follows:
First check that the exact frequency mode for this f VCO1 = 2800.2 MHz (Channel 1)
and f VCO2 = 2800.2 MHz + 100 kHz = 2800.3 MHz (Channel 2) is possible.
fPD f
=
fgcd1 gcd(fVCO1, fPD ) and fgcd1 ≥ fgcd 2 gcd(fVCO2 , fPD ) and fgcd 2 ≥ PD
and=
214 214
( )
fgcd1 = gcd 2800.2 × 106 ,61.44 × 106 = 120 × 103 >
61.44 × 106
214
= 3750
PLLS WITH INTEGRATED VCO - SMT
4. To change from channel 1 (f VCO1 = 2800.2 MHz) to channel 2 (f VCO2 = 2800.3 MHz), only
Reg 04h needs to be programmed, as long as all of the desired exact frequencies f VCOk (Figure 44)
fall between the same integer-N boundaries (fN < f VCOk < fN+1). In that case
24
2
Reg 04h = ceil =
(
2800.3 × 106 − 2764.8 × 106
=
9693867d 93EAABh , and so on.
)
6
61.44 × 10
To turn off the VCO RF buffer but leave the VCO running and the PLL locked write Reg 05h=D88h. To
re-enable the RF buffer write Reg 05h=F88h. Prior to programming a new frequency set Reg 05h[6:0]=0.
The chip will naturally switch away from the GPO data and export the SDO during an SPI read (Note B). To
prevent this automatic data selection, and always select the GPO signal, set “Prevent AutoMux of SDO”
(Reg 0Fh[6] = 1). The phase noise performance at this output is poor and uncharacterized. Also, the GPO
output should not be toggling during normal operation. Otherwise the spectral performance may degrade.
Note that there are additional controls available, which may be helpful if sharing the bus with other devices:
• To allow the driver to be active (subject to the conditions above) even when the chip is disabled - set
Reg 01h[7] = 0.
• To disable the driver completely, set Reg 08h[5] = 0 (it takes precedence over all else).
• To disable either the pull-up or pull-down sections of the driver, Reg 0Fh[8] = 1 or Reg 0Fh[9] = 1
respectively.
Note A: If SEN rises before SCK has clocked in an ‘invalid’ (non-zero) chip -address, the HMC833LP6GE
will start to drive the bus.
Note B: In Open Mode, the active portion of the read is defined between the 1st SCK rising edge after
SEN, to the next rising edge of SEN.
Example Scenarios:
• Drive SDO during reads, tri-state otherwise (to allow bus-sharing)
• No action required.
• Drive SDO during reads, Lock Detect otherwise
• Set GPO Select Reg 0Fh[4:0] = ‘00001’ (which is default)
• Set “Prevent GPO driver disable” (Reg 0Fh[7] = 1)
• Always drive Lock Detect
• Set “ Prevent AutoMux of SDO” Reg 0Fh[6] = 1
• Set GPO Select Reg 0Fh[4:0]= 00001 (which is default)
• Set “Prevent GPO driver disable” (Reg 0Fh[7] = 1))
The signals available on the GPO are selected by changing “GPO Select”, Reg 0Fh[4:0].
c. Master places 5-bit register address to be written to, r4:r0, MSB first, on the next 5 falling edges of SCLK
(25-29)
d. Slave shifts the register bits on the next 5 rising edges of SCLK (25-29).
e. Master places 3-bit chip address, a2:a0, MSB first, on the next 3 falling edges of SCLK (30-32). Hittite
reserves chip address a2:a0 = 000 for all RF PLL with Integrated VCOs.
f. Slave shifts the chip address bits on the next 3 rising edges of SCLK (30-32).
g. Master asserts SEN after the 32nd rising edge of SCLK.
h. Slave registers the SDI data on the rising edge of SEN.
• Configuration involves selecting the mode of the delta-sigma modulator (Mode A or Mode B),
selection of the delta-sigma modulator seed value, and configuration of the delta-sigma modulator
clock scheme. It is recommended to use the values found in the Hittite PLL evaluation board
control software register files.
Once the HMC833LP6GE is configured after startup, in most cases the user only needs to change
frequencies by writing to Reg 03h integer register, Reg 04h fractional register, and Reg 05h to change the
VCO output divider or doubler setting if needed, and possibly adjust the charge pump settings by writing
to Reg 09h.
For detailed and most up-to-date start-up configuration please refer to the appropriate Register Setting
Files found in the HIttite PLL Evaluation Software received with a product evaluation kit or downloaded
from www.hittite.com.
VCO output divider to divide by 62, the following needs to be written to Reg 05h =’0_1111_1110, 0010, 000’
b.
During AutoCal, the AutoCal controller only updates the data field of Reg 05h. The VCO subsystem register
address (Reg 05h[6:3]) must be set to 0000 for the AutoCal data to be sent to the correct address.
PLLS WITH INTEGRATED VCO - SMT
VCO subsystem ID and register address are not modified by the AutoCal state machine. Hence, if a
manual access is done to a VCO Subsystem register the user must reset the register address to zero
before a change of frequency which will re-run AutoCal.
Since every write to Reg 05h will result in a transfer of data to the VCO subsystem, if the VCO
subsystem needs to be reset manually, it is important to make sure that the VCO switch settings are
not changed. Hence the switch settings in Reg 10h[7:0] need to be read first, and then rewritten to
Reg 05h[15:8].
In summary, first read Reg 10h, then write to Reg 05h as follows:
Reg 10h[7:0] = vv x yyyyy
Reg 05h = vv x yyyyy 0 0000 iii
Reg 05h[2:0] = iii, subsystem ID, 3 bits (000)
Reg 05h[6:3] = 0000, subsystem register address
Reg 05h[7] = 0 , calibration tune voltage off
Reg 05h[12:8] = yyyyy, VCO caps
Reg 05h[13] = x, don’t care
Reg 05h[15:14] = vv, VCO Select
2.2 Reg 00h Open Mode Read Address/RST Strobe Register (Write Only)
Bit Type Name Width Default Description
(WRITE ONLY) Read Address for next cycle - Open Mode
[4:0] WO Read Address 5 -
Only
Soft Reset - both SPI modes reset (set to 0 for proper
[5] WO Soft Reset 1 -
operation)
[23:6] WO Not Defined 18 - Not Defined (set to 0 for proper operation)
VCO Divider Integer part, used in all modes, see (EQ 13)
Fractional Mode
min 20d
[18:0] R/W intg 19 25d max 219 -4 = 7FFFCh = 524,284d
Integer Mode
min 16d
max 219 -1 = 7FFFFh = 524,287d
Note: Reg05h is a special register used for indirect addressing of the VCO subsystem. Writes to Reg05h are
automatically forwarded to the VCO subsystem by the VCO SPI state machine controller.
Reg05h is a Read-Write register. However, Reg05h only holds the contents of the last transfer to the VCO subsystem.
Hence it is not possible to read the full contents of the VCO subsystem. Only the content of the last transfer to the
VCO subsystem can be read. Please take note special considerations for AutoCal related to Reg05h
[2:0] R/W PD_del_sel 3 1 Sets PD reset path delay (Recommended setting 001)
Program 0 for normal operation. Shorts the inputs of the
[3] R/W Short PD Inputs 1 0
Phase frequency detector - Test Only
[4] R/W pd_phase_sel 1 0 Program 0 for normal operation. Inverts PD polarity when 1.
[5] R/W PD_up_en 1 1 Enables the PD UP output
[6] R/W PD_dn_en 1 1 Enables the PD DN output
Cycle Slip Prevention Mode
Extra current is driven into the loop filter when the phase
error is larger than:
0: Disabled
[8:7] R/W CSP Mode 2 0 1: 5.4ns
2: 14.4ns
3: 24.1ns
This delay varies by +- 10% with temperature, and +- 12%
with process.
[9] R/W Force CP UP 1 0 Forces CP UP output on - Use for Test only
[10] R/W Force CP DN 1 0 Forces CP DN output on - Use for Test only
[11] R/W Force CP MId Rail 1 0 Force CP MId Rail - Use for Test only
[14:12] R/W Reserved 3 0 Program to 100
[16:15] R/W CP Internal OpAmp Bias 2 3 program to 11
Program 11
MCounter Clock Gating
0: MCounter Off
[18:17] R/W MCounter Clock Gating 2 3 1: N<128
2: N< 1023
3: All Clocks ON
(Recommended setting 11)
[19] R/W Spare 1 1 Don’t care
[21:20] R/W reserved 2 0 program to 00
[23:22] R/W reserved 2 0 program to 00
For example, to turn disable the RF buffer in the VCO subsystem and mute the output of the HMC833LP6GE, bit 2
in VCO_Reg01h needs to be cleared. If the other bits are left unchanged, then ‘0 0001 1011’ needs to be written into
VCO Reg01h. The VCO subsystem register is accessed via a write to PLL subsystem Reg 05h = ‘0 0001 1011 0001
000’ = D88h
Reg 05h[2:0] = 000; VCO subsystem ID 0
Reg 05h[6:3] = 0001; VCO subsystem register address
Reg 05h[7] = 1; Master enable
Reg 05h[8] = 1; PLL buffer enable
Reg 05h[9] = 0; Disable RF buffer
Reg 05h[10] = 1; Divide by 1 enable
Reg 05h[11] = 1; RF Divider enable
Reg 05h[16:12] = 0; don’t care
1 - Fo
2 - Fo/2
3 - invalid, defaults to 2
4 - Fo/4
5 - invalid, defaults to 4
6 - Fo/6
...
[5:0] WO RF Divide ratio 6 1 60 - Fo/60
61 - invalid, defaults to 60
62 - Fo/62
> 62 - invalid, defaults to 62
Note: This register automatically controls the enables to
the, RF output buffer, RF divider, RF divide by 1 path,
and requires Master Enable (VCO_Reg 01h[0] = 1) and
AutoRFO mode (VCO_Reg 03h [2] = 0)
Note: bit[0] is a don’t care in ManualRFO mode.
11 - Max Gain
10 - Max Gain - 3 dB
[7:6] WO RF output buffer gain control 2 3
01 - Max Gain - 6 dB
00 - Max Gain - 9 dB
1 - Max Gain
0 - Max Gain - 3 dB
Used to flatten the output power level across frequency
• For divide-by 1 or divide-by 2 it is recommended to set
this bit to 1. 0 will reduce output power and degrade
[8] WO Divider output stage gain control 1 0 noise floor performance.
• For divide-by 4 or higher, it is recommended to set this
bit to 0 to maintain flat output power across divider
settings. Setting this bit to 1, with divide-by 4 or higher
provides higher output power compared to the divide-
by 1 or 2 case.
For example, to write 0_1111_1110 into VCO_Reg02h VCO subsystem (VCO_ID = ‘000’b), and set the VCO output
divider to divide by 62, the following needs to be written to Reg 05h =’0_1111_1110, 0010, 000’ b.
Reg 05h[2:0] = 00; subsystem ID 0
Reg 05h[6:3] = 0010; VCO register address 2d
Reg 05h[16:7] = 0_1111_1110; Divide by 62, max output RF gain, Divider output stage gain = 0
NOTES:
PLLS WITH INTEGRATED VCO - SMT