CD4027BC Dual J-K Master/Slave Flip-Flop With Set and Reset: General Description Features
CD4027BC Dual J-K Master/Slave Flip-Flop With Set and Reset: General Description Features
CD4027BC Dual J-K Master/Slave Flip-Flop With Set and Reset: General Description Features
October 1987
Revised January 1999
CD4027BC
Dual J-K Master/Slave Flip-Flop with Set and Reset
General Description All inputs are protected against damage due to static dis-
charge by diode clamps to VDD and VSS.
The CD4027BC dual J-K flip-flops are monolithic comple-
mentary MOS (CMOS) integrated circuits constructed with
N- and P-channel enhancement mode transistors. Each Features
flip-flop has independent J, K, set, reset, and clock inputs ■ Wide supply voltage range: 3.0V to 15V
and buffered Q and Q outputs. These flip-flops are edge ■ High noise immunity: 0.45 VDD (typ.)
sensitive to the clock input and change state on the posi-
tive-going transition of the clock pulses. Set or reset is ■ Low power TTL compatibility: Fan out of 2 driving 74L
independent of the clock and is accomplished by a high or 1 driving 74LS
level on the respective input. ■ Low power: 50 nW (typ.)
■ Medium speed operation: 12 MHz (typ.) with 10V
supply
Ordering Code:
Order Number Package Number Package Description
CD4027BCM M16A 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body
CD4027BCN N16E 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
(Note 3)
I X O O O I O
X O O O I I O
O X O O O O I
X I O O I O I
X X O O X (No Change)
X X X I O X I O
X X X O I X O I
X X X I I X I I
I = HIGH Level
O = LOW Level
Top View X = Don't Care
= LOW-to-HIGH
= HIGH-to-LOW
Note 1: tn−1 refers to the time interval prior to the positive clock pulse
transition
Note 2: tn refers to the time intervals after the positive clock pulse
transition
Note 3: Level Change
www.fairchildsemi.com 2
CD4027BC
Absolute Maximum Ratings(Note 4) Recommended Operating
(Note 5) Conditions (Note 5)
DC Supply Voltage (VDD) −0.5 VDC to +18 VDC DC Supply Voltage (VDD) 3V to 15 VDC
Input Voltage (VIN) −0.5V to VDD +0.5 VDC Input Voltage (VIN) 0V to VDD VDC
Storage Temperature Range (TS) −65°C to +150°C Operating Temperature Range (TA) −40°C to +85°C
Power Dissipation (PD) Note 4: “Absolute Maximum Ratings” are those values beyond which the
safety of the device cannot be guaranteed. They are not meant to imply
Dual-In-Line 700 mW that the devices should be operated at these limits. The table of “Recom-
Small Outline 500 mW mended Operating Conditions” and “Electrical Characteristics” provides
conditions for actual device operation.
Lead Temperature (TL)
Note 5: VSS = 0V unless otherwise specified.
(Soldering, 10 seconds) 260°C
3 www.fairchildsemi.com
CD4027BC
AC Electrical Characteristics (Note 8)
TA = 25°C, CL = 50 pF, trCL = tfCL = 20 ns, unless otherwise specified
Symbol Parameter Conditions Min Typ Max Units
Typical Applications
Ripple Binary Counters
Shift Registers
www.fairchildsemi.com 4
CD4027BC
Physical Dimensions inches (millimeters) unless otherwise noted
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body
Package Number M16A
5 www.fairchildsemi.com
CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support
which, (a) are intended for surgical implant into the device or system whose failure to perform can be rea-
body, or (b) support or sustain life, and (c) whose failure sonably expected to cause the failure of the life support
to perform when properly used in accordance with device or system, or to affect its safety or effectiveness.
instructions for use provided in the labeling, can be rea-
sonably expected to result in a significant injury to the www.fairchildsemi.com
user.
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.