


default search action
"A 1.9mW Portable ADPLL-based Frequency Synthesizer for High Speed Clock ..."
Ming-Hung Chang, Zong-Xi Yang, Wei Hwang (2007)
- Ming-Hung Chang, Zong-Xi Yang, Wei Hwang:
A 1.9mW Portable ADPLL-based Frequency Synthesizer for High Speed Clock Generation. ISCAS 2007: 1137-1140

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.