Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                

"A 1.9mW Portable ADPLL-based Frequency Synthesizer for High Speed Clock ..."

Ming-Hung Chang, Zong-Xi Yang, Wei Hwang (2007)

Details and statistics

DOI: 10.1109/ISCAS.2007.378250

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-26