


default search action
"A 1.5-5.0 Gb/s clock and data recovery circuit with dual-PFD ..."
Dong-Ho Choi, Changsik Yoo (2014)
- Dong-Ho Choi, Changsik Yoo:
A 1.5-5.0 Gb/s clock and data recovery circuit with dual-PFD phase-rotating phase locked loop. IEICE Electron. Express 11(11): 20140351 (2014)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.