Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

An efficient verifier for finite state machines

Published: 01 November 2006 Publication History

Abstract

The correctness-checking problem of a finite-state machine is considered. The concept of machine cover is revived and used as the basis of the formulation of the verification problem of the design correctness of finite-state machines. The concept of machine cover enables the verifier to efficiently check the sufficiency. The verifier checks to see if the implementation is correct with respect to its specification, which is given as a form of finite-state machine. Since in general the state encoding information is not available for verification purposes, it is assumed that the encoding information is missing. An efficient algorithm for the verification problem is presented along with its implementation. Experimental results show that the approach is promising in terms of speed

Cited By

View all
  • (1998)The General Product MachineFormal Methods in System Design10.1023/A:100863241730612:3(267-289)Online publication date: 1-Apr-1998
  • (1994)An efficient verification algorithm for parallel controllersProceedings of the conference on European design automation10.5555/198174.198270(302-307)Online publication date: 23-Sep-1994
  • (1992)Finite state machine verification on MIMD machinesProceedings of the conference on European design automation10.5555/159754.161802(514-520)Online publication date: 1-Nov-1992
  • Show More Cited By

Index Terms

  1. An efficient verifier for finite state machines
      Index terms have been assigned to the content through auto-classification.

      Recommendations

      Comments

      Information & Contributors

      Information

      Published In

      cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
      IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 10, Issue 3
      November 2006
      125 pages

      Publisher

      IEEE Press

      Publication History

      Published: 01 November 2006

      Qualifiers

      • Research-article

      Contributors

      Other Metrics

      Bibliometrics & Citations

      Bibliometrics

      Article Metrics

      • Downloads (Last 12 months)0
      • Downloads (Last 6 weeks)0
      Reflects downloads up to 06 Oct 2024

      Other Metrics

      Citations

      Cited By

      View all
      • (1998)The General Product MachineFormal Methods in System Design10.1023/A:100863241730612:3(267-289)Online publication date: 1-Apr-1998
      • (1994)An efficient verification algorithm for parallel controllersProceedings of the conference on European design automation10.5555/198174.198270(302-307)Online publication date: 23-Sep-1994
      • (1992)Finite state machine verification on MIMD machinesProceedings of the conference on European design automation10.5555/159754.161802(514-520)Online publication date: 1-Nov-1992
      • (1992)A new model for improving symbolic product machine traversalProceedings of the 29th ACM/IEEE Design Automation Conference10.5555/113938.149643(614-619)Online publication date: 1-Jul-1992

      View Options

      View options

      Get Access

      Login options

      Media

      Figures

      Other

      Tables

      Share

      Share

      Share this Publication link

      Share on social media