Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

High-level power modeling, estimation, and optimization

Published: 01 November 2006 Publication History

Abstract

Silicon area, performance, and testability have been, so far, the major design constraints to be met during the development of digital very-large-scale-integration (VLSI) systems. In recent years, however, things have changed; increasingly, power has been given weight comparable to the other design parameters. This is primarily due to the remarkable success of personal computing devices and wireless communication systems, which demand high-speed computations with low power consumption. In addition, there exists a strong pressure for manufacturers of high-end products to keep power under control, due to the increased costs of packaging and cooling this type of device. Last, the need of ensuring high circuit reliability has turned out to be more stringent. The availability of tools for the automatic design of low-power VLSI systems has thus become necessary. More specifically, following a natural trend, the interests of the researchers have lately shifted to the investigation of power modeling, estimation, synthesis, and optimization techniques that account for power dissipation during the early stages of the design flow. This paper surveys representative contributions to this area that have appeared in the recent literature

Cited By

View all
  • (2024)Combinatorial constructions of optimal low-power error-correcting cooling codesDesigns, Codes and Cryptography10.1007/s10623-024-01391-092:8(2235-2252)Online publication date: 1-Aug-2024
  • (2020)A Timed-Value Stream Based ESL Timing and Power Estimation and Simulation Framework for Heterogeneous MPSoCsInternational Journal of Parallel Programming10.1007/s10766-020-00656-048:6(957-1007)Online publication date: 1-Dec-2020
  • (2019)ADC for Energy Measurement Systems of Microcontroller2019 10th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems: Technology and Applications (IDAACS)10.1109/IDAACS.2019.8924462(1012-1019)Online publication date: 18-Sep-2019
  • Show More Cited By

Index Terms

  1. High-level power modeling, estimation, and optimization
    Index terms have been assigned to the content through auto-classification.

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 17, Issue 11
    November 2006
    154 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 November 2006

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 04 Oct 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2024)Combinatorial constructions of optimal low-power error-correcting cooling codesDesigns, Codes and Cryptography10.1007/s10623-024-01391-092:8(2235-2252)Online publication date: 1-Aug-2024
    • (2020)A Timed-Value Stream Based ESL Timing and Power Estimation and Simulation Framework for Heterogeneous MPSoCsInternational Journal of Parallel Programming10.1007/s10766-020-00656-048:6(957-1007)Online publication date: 1-Dec-2020
    • (2019)ADC for Energy Measurement Systems of Microcontroller2019 10th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems: Technology and Applications (IDAACS)10.1109/IDAACS.2019.8924462(1012-1019)Online publication date: 18-Sep-2019
    • (2017)Cooling codes: Thermal-management coding for high-performance interconnects2017 IEEE International Symposium on Information Theory (ISIT)10.1109/ISIT.2017.8006882(2013-2017)Online publication date: 25-Jun-2017
    • (2016)Fine-Grained Energy Modeling for the Source Code of a Mobile ApplicationProceedings of the 13th International Conference on Mobile and Ubiquitous Systems: Computing, Networking and Services10.1145/2994374.2994394(180-189)Online publication date: 28-Nov-2016
    • (2015)The Design and Experiments of A SID-Based Power-Aware Simulator for Embedded Multicore SystemsACM Transactions on Design Automation of Electronic Systems10.1145/269983420:2(1-27)Online publication date: 2-Mar-2015
    • (2015)Compilers for Low Power with Design Patterns on Embedded Multicore SystemsJournal of Signal Processing Systems10.1007/s11265-014-0917-980:3(277-293)Online publication date: 1-Sep-2015
    • (2010)Power aware SID-based simulator for embedded multicore DSP subsystemsProceedings of the eighth IEEE/ACM/IFIP international conference on Hardware/software codesign and system synthesis10.1145/1878961.1878981(95-104)Online publication date: 24-Oct-2010
    • (2010)A Simulation Framework for Rapid Analysis of Reconfigurable Computing SystemsACM Transactions on Reconfigurable Technology and Systems10.1145/1862648.18626553:4(1-29)Online publication date: 1-Nov-2010
    • (2010)A High-level Microprocessor Power Modeling Technique Based on Event SignaturesJournal of Signal Processing Systems10.1007/s11265-008-0301-860:2(239-250)Online publication date: 1-Aug-2010
    • Show More Cited By

    View Options

    View options

    Get Access

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media