Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Direct synthesis of timed circuits from free-choice STGs

Published: 01 November 2006 Publication History

Abstract

Presents a new method to synthesize timed asynchronous circuits directly from the specification without generating a state graph. The synthesis procedure begins with a graph specification with timing constraints. A timing analysis extracts the timed concurrency and timed causality relations directly from the specification. Then, a hazard-free implementation of the specification is synthesized by analyzing precedence graphs which are constructed by using the timed concurrency and timed causality relations. The major result of this work is that the method does not suffer from the state explosion problem, in practice achieves significant reductions in synthesis time for the specifications which have a large state space, and generates synthesized circuits that have nearly the same area as compared to previous timed circuit methods. In particular, this paper shows that a timed circuit-not containing circuit hazards under given timing constraints-can be found by using the relations between signal transitions of the specification. Moreover, the relations can be efficiently found using a heuristic timing analysis algorithm. By allowing significantly larger designs to be synthesized, this work is a step toward the development of high-level synthesis tools for system level asynchronous circuits

Cited By

View all
  • (2007)An efficient specification for model checking using check-points extraction methodProceedings of the 7th Conference on 7th WSEAS International Conference on Applied Computer Science - Volume 710.5555/1348171.1348207(208-213)Online publication date: 21-Nov-2007
  • (2007)A check-points extraction method for formal verificationProceedings of the 7th Conference on 7th WSEAS International Conference on Systems Theory and Scientific Computation - Volume 710.5555/1347895.1347908(78-83)Online publication date: 24-Aug-2007
  • (2006)Temporal formula specifications of asynchronous control module in model checkingProceedings of the 6th WSEAS international conference on Applied computer science10.5555/1973812.1973854(214-219)Online publication date: 16-Dec-2006

Recommendations

Comments

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 21, Issue 3
November 2006
116 pages

Publisher

IEEE Press

Publication History

Published: 01 November 2006

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 06 Oct 2024

Other Metrics

Citations

Cited By

View all
  • (2007)An efficient specification for model checking using check-points extraction methodProceedings of the 7th Conference on 7th WSEAS International Conference on Applied Computer Science - Volume 710.5555/1348171.1348207(208-213)Online publication date: 21-Nov-2007
  • (2007)A check-points extraction method for formal verificationProceedings of the 7th Conference on 7th WSEAS International Conference on Systems Theory and Scientific Computation - Volume 710.5555/1347895.1347908(78-83)Online publication date: 24-Aug-2007
  • (2006)Temporal formula specifications of asynchronous control module in model checkingProceedings of the 6th WSEAS international conference on Applied computer science10.5555/1973812.1973854(214-219)Online publication date: 16-Dec-2006

View Options

View options

Get Access

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media