Biased Voting for Improved Yield in Nanoscale Fabrics
Abstract
Recommendations
Variability in Nanoscale Fabrics: Bottom-up Integrated Analysis and Mitigation
Emerging nanodevice-based architectures will be impacted by parameter variation in conjunction with high defect rates. Variations in key physical parameters are caused by manufacturing imprecision as well as fundamental atomic scale randomness. In this ...
A process-tolerant cache architecture for improved yield in nanoscale technologies
Process parameter variations are expected to be significantly high in a sub-50-nm technology regime, which can severely affect the yield, unless very conservative design techniques are employed. The parameter variations are random in nature and are ...
Parameter Variability in Nanoscale Fabrics: Bottom-Up Integrated Exploration
DFT '10: Proceedings of the 2010 IEEE 25th International Symposium on Defect and Fault Tolerance in VLSI SystemsEmerging nano-device based architectures will be impacted by parameter variation in conjunction with high defect rates. Variations in key physical parameters are caused by manufacturing imprecision as well as fundamental atomic scale randomness. In this ...
Comments
Information & Contributors
Information
Published In
Publisher
IEEE Computer Society
United States
Publication History
Author Tags
Qualifiers
- Article
Contributors
Other Metrics
Bibliometrics & Citations
Bibliometrics
Article Metrics
- 0Total Citations
- 0Total Downloads
- Downloads (Last 12 months)0
- Downloads (Last 6 weeks)0