Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1109/HPCA.2013.6522354guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Tiered-latency DRAM: A low latency and low cost DRAM architecture

Published: 23 February 2013 Publication History

Abstract

The capacity and cost-per-bit of DRAM have historically scaled to satisfy the needs of increasingly large and complex computer systems. However, DRAM latency has remained almost constant, making memory latency the performance bottleneck in today's systems. We observe that the high access latency is not intrinsic to DRAM, but a trade-off made to decrease cost-per-bit. To mitigate the high area overhead of DRAM sensing structures, commodity DRAMs connect many DRAM cells to each sense-amplifier through a wire called a bitline. These bitlines have a high parasitic capacitance due to their long length, and this bitline capacitance is the dominant source of DRAM latency. Specialized low-latency DRAMs use shorter bitlines with fewer cells, but have a higher cost-per-bit due to greater sense-amplifier area overhead. In this work, we introduce Tiered-Latency DRAM (TL-DRAM), which achieves both low latency and low cost-per-bit. In TL-DRAM, each long bitline is split into two shorter segments by an isolation transistor, allowing one segment to be accessed with the latency of a short-bitline DRAM without incurring high cost-per-bit. We propose mechanisms that use the low-latency segment as a hardware-managed or software-managed cache. Evaluations show that our proposed mechanisms improve both performance and energy-efficiency for both single-core and multi-programmed workloads.

Cited By

View all
  • (2022)A Case for Amplifying Row Hammer Attacks via Cell-Coupling in DRAM DevicesProceedings of the 2022 International Symposium on Memory Systems10.1145/3565053.3565056(1-16)Online publication date: 3-Oct-2022
  • (2022)COSMO: Computing with Stochastic Numbers in MemoryACM Journal on Emerging Technologies in Computing Systems10.1145/348473118:2(1-25)Online publication date: 12-Jan-2022
  • (2021)PF-DRAMProceedings of the 48th Annual International Symposium on Computer Architecture10.1109/ISCA52012.2021.00019(126-138)Online publication date: 14-Jun-2021
  • Show More Cited By
  1. Tiered-latency DRAM: A low latency and low cost DRAM architecture

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image Guide Proceedings
    HPCA '13: Proceedings of the 2013 IEEE 19th International Symposium on High Performance Computer Architecture (HPCA)
    February 2013
    653 pages
    ISBN:9781467355858

    Publisher

    IEEE Computer Society

    United States

    Publication History

    Published: 23 February 2013

    Qualifiers

    • Article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 08 Feb 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2022)A Case for Amplifying Row Hammer Attacks via Cell-Coupling in DRAM DevicesProceedings of the 2022 International Symposium on Memory Systems10.1145/3565053.3565056(1-16)Online publication date: 3-Oct-2022
    • (2022)COSMO: Computing with Stochastic Numbers in MemoryACM Journal on Emerging Technologies in Computing Systems10.1145/348473118:2(1-25)Online publication date: 12-Jan-2022
    • (2021)PF-DRAMProceedings of the 48th Annual International Symposium on Computer Architecture10.1109/ISCA52012.2021.00019(126-138)Online publication date: 14-Jun-2021
    • (2019)ROCProceedings of the 56th Annual Design Automation Conference 201910.1145/3316781.3317900(1-6)Online publication date: 2-Jun-2019
    • (2019)CROWProceedings of the 46th International Symposium on Computer Architecture10.1145/3307650.3322231(129-142)Online publication date: 22-Jun-2019
    • (2019)Maximizing Limited ResourcesJournal of Signal Processing Systems10.1007/s11265-018-1369-491:3-4(379-397)Online publication date: 1-Mar-2019
    • (2018)3D-XpathProceedings of the 27th International Conference on Parallel Architectures and Compilation Techniques10.1145/3243176.3243191(1-12)Online publication date: 1-Nov-2018
    • (2018)Tackling memory access latency through DRAM row managementProceedings of the International Symposium on Memory Systems10.1145/3240302.3240314(137-147)Online publication date: 1-Oct-2018
    • (2018)What Your DRAM Power Models Are Not Telling YouProceedings of the ACM on Measurement and Analysis of Computing Systems10.1145/32244192:3(1-41)Online publication date: 21-Dec-2018
    • (2018)CELIAProceedings of the 2018 International Conference on Supercomputing10.1145/3205289.3205297(149-159)Online publication date: 12-Jun-2018
    • Show More Cited By

    View Options

    View options

    Figures

    Tables

    Media

    Share

    Share

    Share this Publication link

    Share on social media