Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1109/IPDPSW.2015.113guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Performance and Energy Efficient Asymmetrically Reliable Caches for Multicore Architectures

Published: 25 May 2015 Publication History
  • Get Citation Alerts
  • Abstract

    Modern architectures are increasingly susceptible to transient and permanent faults due to continuously decreasing transistor sizes and faster operating frequencies. The probability of soft error occurrence is relatively high on cache structures due to the large area of the logic compared to other parts. Applying fault tolerance unselectively for all caches has a significant overhead on performance and energy. In this study, we propose asymmetrically reliable caches aiming to provide required reliability using just enough extra hardware under the performance and energy constraints. In our framework, a chip multiprocessor consists of one reliability-aware core which has ECC protection on its data cache for critical data and a set of less reliable cores with unprotected data caches to map noncritical data. The experimental results for selected applications show that our proposed technique provides 21% better reliability for only 6% more energy consumption compared to traditional caches.

    Cited By

    View all
    • (2016)Asymmetrically reliable caches for multicore architectures under performance and energy constraintsCluster Computing10.1007/s10586-016-0641-219:4(1819-1833)Online publication date: 1-Dec-2016
    • (2016)Protecting Code Regions on Asymmetrically Reliable CachesProceedings of the 29th International Conference on Architecture of Computing Systems -- ARCS 2016 - Volume 963710.1007/978-3-319-30695-7_28(375-387)Online publication date: 4-Apr-2016

    Index Terms

    1. Performance and Energy Efficient Asymmetrically Reliable Caches for Multicore Architectures
          Index terms have been assigned to the content through auto-classification.

          Recommendations

          Comments

          Information & Contributors

          Information

          Published In

          cover image Guide Proceedings
          IPDPSW '15: Proceedings of the 2015 IEEE International Parallel and Distributed Processing Symposium Workshop
          May 2015
          1256 pages
          ISBN:9781467376846

          Publisher

          IEEE Computer Society

          United States

          Publication History

          Published: 25 May 2015

          Author Tags

          1. Asymmetric Cores
          2. Fault Injection
          3. Reliability
          4. Selective Protection

          Qualifiers

          • Article

          Contributors

          Other Metrics

          Bibliometrics & Citations

          Bibliometrics

          Article Metrics

          • Downloads (Last 12 months)0
          • Downloads (Last 6 weeks)0
          Reflects downloads up to 29 Jul 2024

          Other Metrics

          Citations

          Cited By

          View all
          • (2016)Asymmetrically reliable caches for multicore architectures under performance and energy constraintsCluster Computing10.1007/s10586-016-0641-219:4(1819-1833)Online publication date: 1-Dec-2016
          • (2016)Protecting Code Regions on Asymmetrically Reliable CachesProceedings of the 29th International Conference on Architecture of Computing Systems -- ARCS 2016 - Volume 963710.1007/978-3-319-30695-7_28(375-387)Online publication date: 4-Apr-2016

          View Options

          View options

          Get Access

          Login options

          Media

          Figures

          Other

          Tables

          Share

          Share

          Share this Publication link

          Share on social media