Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Minimum buffered routing with bounded capacitive load for slew rate and reliability control

Published: 01 November 2006 Publication History

Abstract

In high-speed digital VLSI design, bounding the load capacitance at gate outputs is a well-known methodology to improve coupling noise immunity, reduce degradation of signal transition edges, and reduce delay uncertainty due to coupling noise. Bounding load capacitance also improves reliability with respect to hot-carrier oxide breakdown and AC self-heating in interconnects, and guarantees bounded input rise/fall times at buffers and sinks. This paper introduces a new minimum-buffer routing problem (MBRP) formulation which requires that the capacitive load of each buffer, and of the source driver, be upper-bounded by a given constant. Our contributions are as follows: We give linear-time algorithms for optimal buffering of a given routing tree with a single (inverting or noninverting) buffer type. For simultaneous routing and buffering with a single noninverting buffer type, we prove that no algorithm can guarantee a factor smaller than 2 unless P=NP and give an algorithm with approximation factor slightly larger than 2 for typical buffers. For the case of a single inverting buffer type, we give an algorithm with approximation factor slightly larger than 4. We give local-improvement and clustering based MBRP heuristics with improved practical performance, and present a comprehensive experimental study comparing the runtime/quality tradeoffs of the proposed MBRP heuristics on test cases extracted from recent industrial designs.

Cited By

View all
  • (2011)Clock tree optimization for electromagnetic compatibility (EMC)Proceedings of the 16th Asia and South Pacific Design Automation Conference10.5555/1950815.1950863(184-189)Online publication date: 25-Jan-2011
  • (2009)Pre-bond testable low-power clock tree design for 3D stacked ICsProceedings of the 2009 International Conference on Computer-Aided Design10.1145/1687399.1687433(184-190)Online publication date: 2-Nov-2009
  • (2009)Slew-aware clock tree design for reliable subthreshold circuitsProceedings of the 2009 ACM/IEEE international symposium on Low power electronics and design10.1145/1594233.1594239(15-20)Online publication date: 19-Aug-2009
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 22, Issue 3
November 2006
142 pages

Publisher

IEEE Press

Publication History

Published: 01 November 2006

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 07 Mar 2025

Other Metrics

Citations

Cited By

View all
  • (2011)Clock tree optimization for electromagnetic compatibility (EMC)Proceedings of the 16th Asia and South Pacific Design Automation Conference10.5555/1950815.1950863(184-189)Online publication date: 25-Jan-2011
  • (2009)Pre-bond testable low-power clock tree design for 3D stacked ICsProceedings of the 2009 International Conference on Computer-Aided Design10.1145/1687399.1687433(184-190)Online publication date: 2-Nov-2009
  • (2009)Slew-aware clock tree design for reliable subthreshold circuitsProceedings of the 2009 ACM/IEEE international symposium on Low power electronics and design10.1145/1594233.1594239(15-20)Online publication date: 19-Aug-2009
  • (2008)Approximation algorithms for a facility location problem with service capacitiesACM Transactions on Algorithms10.1145/1383369.13833814:4(1-15)Online publication date: 22-Aug-2008
  • (2008)Multi-scenario buffer insertion in multi-core processor designsProceedings of the 2008 international symposium on Physical design10.1145/1353629.1353635(15-22)Online publication date: 13-Apr-2008
  • (2007)Fast Electrical Correction Using Resizing and BufferingProceedings of the 2007 Asia and South Pacific Design Automation Conference10.5555/1323351.1323444(553-558)Online publication date: 23-Jan-2007

View Options

View options

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media