Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Circuit Reliability Analysis Using Symbolic Techniques

Published: 01 December 2006 Publication History

Abstract

Due to the shrinking of feature size and the significant reduction in noise margins, nanoscale circuits have become more susceptible to manufacturing defects, noise-related transient faults, and interference from radiation. Traditionally, soft errors have been a much greater concern in memories than in logic circuits. However, as technology continues to scale, logic circuits are becoming more susceptible to soft errors than memories. To estimate the susceptibility to errors in combinational logic, the use of binary decision diagrams (BDDs) and algebraic decision diagrams (ADDs) for the unified symbolic analysis of circuit reliability is proposed. A framework that uses BDDs and ADDs and enables the analysis of combinational circuit reliability from different aspects, e.g., output susceptibility to error, influence of individual gates on individual outputs and overall circuit reliability, and the dependence of circuit reliability on glitch duration, amplitude, and input patterns, is presented. This is demonstrated by the set of experimental results, which show that the mean output error susceptibility can vary from less then 0.1% for large circuits and short glitches (20% cycle time) to about 30% for very small circuits and long enough glitches (50% cycle time)

Cited By

View all
  • (2018)Towards Formal Evaluation and Verification of Probabilistic DesignIEEE Transactions on Computers10.1109/TC.2018.280743167:8(1202-1216)Online publication date: 1-Aug-2018
  • (2017)Reliability Analysis of Multiple-Outputs Logic Circuits Based on Structure Function ApproachIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2016.258644436:3(398-411)Online publication date: 1-Mar-2017
  • (2016)Processor Design for Soft ErrorsACM Computing Surveys10.1145/299635749:3(1-44)Online publication date: 8-Nov-2016
  • Show More Cited By

Index Terms

  1. Circuit Reliability Analysis Using Symbolic Techniques

        Recommendations

        Comments

        Information & Contributors

        Information

        Published In

        cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
        IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 25, Issue 12
        December 2006
        436 pages

        Publisher

        IEEE Press

        Publication History

        Published: 01 December 2006

        Author Tags

        1. Combinational logic circuits
        2. reliability
        3. symbolic manipulation

        Qualifiers

        • Research-article

        Contributors

        Other Metrics

        Bibliometrics & Citations

        Bibliometrics

        Article Metrics

        • Downloads (Last 12 months)0
        • Downloads (Last 6 weeks)0
        Reflects downloads up to 12 Nov 2024

        Other Metrics

        Citations

        Cited By

        View all
        • (2018)Towards Formal Evaluation and Verification of Probabilistic DesignIEEE Transactions on Computers10.1109/TC.2018.280743167:8(1202-1216)Online publication date: 1-Aug-2018
        • (2017)Reliability Analysis of Multiple-Outputs Logic Circuits Based on Structure Function ApproachIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2016.258644436:3(398-411)Online publication date: 1-Mar-2017
        • (2016)Processor Design for Soft ErrorsACM Computing Surveys10.1145/299635749:3(1-44)Online publication date: 8-Nov-2016
        • (2016)Where formal verification can help in functional safety analysis2016 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)10.1145/2966986.2980087(1-8)Online publication date: 7-Nov-2016
        • (2016)Parallel SER analysis for combinational and sequential standard cell circuitsMicroelectronics Journal10.1016/j.mejo.2016.01.00750:C(8-19)Online publication date: 1-Apr-2016
        • (2015)ACSEMProceedings of the 2015 Design, Automation & Test in Europe Conference & Exhibition10.5555/2755753.2755940(824-829)Online publication date: 9-Mar-2015
        • (2015)On the reliability estimation of nano-circuits using neural networksMicroprocessors & Microsystems10.1016/j.micpro.2015.09.00839:8(674-685)Online publication date: 1-Nov-2015
        • (2014)Automated detection and verification of parity-protected memory elementsProceedings of the 2014 IEEE/ACM International Conference on Computer-Aided Design10.5555/2691365.2691367(1-8)Online publication date: 3-Nov-2014
        • (2013)A low-cost, systematic methodology for soft error robustness of logic circuitsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2012.218414521:2(367-379)Online publication date: 1-Feb-2013
        • (2013)CEPJournal of Electronic Testing: Theory and Applications10.1007/s10836-013-5365-029:2(143-158)Online publication date: 1-Apr-2013
        • Show More Cited By

        View Options

        View options

        Get Access

        Login options

        Media

        Figures

        Other

        Tables

        Share

        Share

        Share this Publication link

        Share on social media