Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Field Programmable Stateful Logic Array

Published: 01 December 2011 Publication History

Abstract

Recently, researchers have demonstrated that memristive switches can be used to implement logic and latches as well as memory and programmable interconnects. In this paper, we propose a novel stateful logic pipeline architecture based on memristive switches. The proposed architecture mapped to the field programmable nanowire interconnect fabric produces a field programmable stateful logic array, in which general-purpose computation functions can be implemented by configuring only nonvolatile nanowire crossbar switches. CMOS control switches are used to isolate stateful logic units so that multiple operations can be executed in parallel. Since basic operation of the stateful logic, namely, material implication, cannot fan out, a new basic AND operation which can duplicate output is proposed. The basic unit of the proposed architecture is designed to execute multiple basic operations concurrently in a step so that each basic unit implements a large fan-in OR or NOR gate. The fine-grain ultradeep constant-throughput pipeline properties pose new design automation problems. We address some of the issues, in particular logic representation using OR-inverter graphs, two-level optimization synthesis strategy, data synchronization with data forwarding, stall-free pipelined finite state machines, and constraints for synthesis and mapping onto the fabric.

Cited By

View all

Recommendations

Comments

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 30, Issue 12
December 2011
162 pages

Publisher

IEEE Press

Publication History

Published: 01 December 2011

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 15 Jan 2025

Other Metrics

Citations

Cited By

View all
  • (2022)Memristor–CMOS hybrid ultra-low-power high-speed multivibratorsAnalog Integrated Circuits and Signal Processing10.1007/s10470-021-01856-5110:1(47-53)Online publication date: 1-Jan-2022
  • (2022)Design of memristor based low power and highly reliable ReRAM cellMicrosystem Technologies10.1007/s00542-019-04582-128:3(793-807)Online publication date: 1-Mar-2022
  • (2021)Variation resilient low-power memristor-based synchronous flip-flops: design and analysisMicrosystem Technologies10.1007/s00542-018-4044-627:2(525-538)Online publication date: 1-Feb-2021
  • (2018)Novel design for a memristor-based full adder using a new IMPLY logic approachJournal of Computational Electronics10.1007/s10825-018-1198-517:3(1303-1314)Online publication date: 1-Sep-2018
  • (2016)Methodology and Design of a Massively Parallel Memristive Stateful IMPLY Logic-Based Reconfigurable ArchitectureIEEE Transactions on Nanotechnology10.1109/TNANO.2016.257272615:4(675-686)Online publication date: 7-Jul-2016
  • (2015)Stateful-NOR based reconfigurable architecture for logic implementationMicroelectronics Journal10.1016/j.mejo.2015.03.02146:6(551-562)Online publication date: 1-Jun-2015
  • (2014)A cellular computing architecture for parallel memristive stateful logicMicroelectronics Journal10.1016/j.mejo.2014.09.00545:11(1438-1449)Online publication date: 1-Nov-2014

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media