Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

A Framework for Layout-Dependent STI Stress Analysis and Stress-Aware Circuit Optimization

Published: 01 March 2012 Publication History

Abstract

With the continuous shrinking of the feature size, the effect of stress on the performance of the IC device and circuit can no longer be ignored. In fact, stress engineering is becoming more and more widely used today in advanced IC manufacture processes to improve device performance. Different from the intentionally introduced stresses to improve circuit performance, the shallow-trench-isolation (STI) stress, which is exerted by STI wells on the active area of devices, is a by-product of the fabrication process and has increasingly significant impact on the circuit behavior. This paper proposes a complete flow to characterize the influence of STI stress on the performance of RF/analog circuits by considering detailed layout and process information. An accurate and efficient finite-element method-based stress simulator has been developed to extract stress distribution from layouts of IC designs. The existing MOSFET model is also enhanced to capture the effects of stress on mobility, threshold voltage. With the enhanced model, we are able to study the influence of layout-dependent STI stress on the performance of real circuits and establish corresponding optimization strategies. The proposed flow has been applied to a series of RF/analog IC designs based on a 90-nm CMOS technology.

Cited By

View all
  • (2020)LDE-aware Analog Layout Migration with OPC-inclusive RoutingACM Transactions on Design Automation of Electronic Systems10.1145/339819025:6(1-22)Online publication date: 12-Aug-2020
  • (2015)Layout-dependent-effects-aware analytical analog placementProceedings of the 52nd Annual Design Automation Conference10.1145/2744769.2744865(1-6)Online publication date: 7-Jun-2015
  • (2013)The impact of shallow trench isolation effects on circuit performanceProceedings of the International Conference on Computer-Aided Design10.5555/2561828.2561888(289-294)Online publication date: 18-Nov-2013
  1. A Framework for Layout-Dependent STI Stress Analysis and Stress-Aware Circuit Optimization

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Very Large Scale Integration (VLSI) Systems
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems  Volume 20, Issue 3
    March 2012
    187 pages

    Publisher

    IEEE Educational Activities Department

    United States

    Publication History

    Published: 01 March 2012

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 22 Feb 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2020)LDE-aware Analog Layout Migration with OPC-inclusive RoutingACM Transactions on Design Automation of Electronic Systems10.1145/339819025:6(1-22)Online publication date: 12-Aug-2020
    • (2015)Layout-dependent-effects-aware analytical analog placementProceedings of the 52nd Annual Design Automation Conference10.1145/2744769.2744865(1-6)Online publication date: 7-Jun-2015
    • (2013)The impact of shallow trench isolation effects on circuit performanceProceedings of the International Conference on Computer-Aided Design10.5555/2561828.2561888(289-294)Online publication date: 18-Nov-2013

    View Options

    View options

    Figures

    Tables

    Media

    Share

    Share

    Share this Publication link

    Share on social media