Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1109/VLSID.2014.74guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Layout-Aware Delay Variation Optimization for CNTFET-Based Circuits

Published: 05 January 2014 Publication History

Abstract

Carbon Nanotube Field Effect Transistors (CNTFETs) are attractive alternatives to MOSFET devices as CNTFETs benefit from higher on-current, better gate control and faster switching response. However CNTFET-based technologies suffer from higher process variations compared to MOSFET devices. The CNT density variation is one of the most important sources of variation and directly impacts gate delay variation. The density variations of different gates in the layout are asymmetrically correlated according to their positions with respect to CNT growth direction. In this paper, we take advantage of this asymmetric correlation of CNT density to optimize the circuit layout to reduce the total variation of circuit delay using two heuristic placement methods. Simulation results on ISCAS85 Benchmark circuits show a reduction in total delay variation up to 30%. Our proposed Path Healing technique is up to five orders of magnitude faster than Simulated Annealing placement.

Cited By

View all
  • (2019)Exploring emerging CNFET for efficient last level cache designProceedings of the 24th Asia and South Pacific Design Automation Conference10.1145/3287624.3287700(426-431)Online publication date: 21-Jan-2019
  • (2018)Variation-Aware Global Placement for Improving Timing-Yield of Carbon-Nanotube Field Effect Transistor CircuitACM Transactions on Design Automation of Electronic Systems10.1145/317550023:4(1-27)Online publication date: 11-Jun-2018
  1. Layout-Aware Delay Variation Optimization for CNTFET-Based Circuits

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image Guide Proceedings
    VLSID '14: Proceedings of the 2014 27th International Conference on VLSI Design and 2014 13th International Conference on Embedded Systems
    January 2014
    582 pages
    ISBN:9781479925131

    Publisher

    IEEE Computer Society

    United States

    Publication History

    Published: 05 January 2014

    Author Tags

    1. EDA
    2. Emerging Technologies
    3. Layout Optimization
    4. carbon nanotubes-based gates
    5. delay variation

    Qualifiers

    • Article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 18 Feb 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2019)Exploring emerging CNFET for efficient last level cache designProceedings of the 24th Asia and South Pacific Design Automation Conference10.1145/3287624.3287700(426-431)Online publication date: 21-Jan-2019
    • (2018)Variation-Aware Global Placement for Improving Timing-Yield of Carbon-Nanotube Field Effect Transistor CircuitACM Transactions on Design Automation of Electronic Systems10.1145/317550023:4(1-27)Online publication date: 11-Jun-2018

    View Options

    View options

    Figures

    Tables

    Media

    Share

    Share

    Share this Publication link

    Share on social media