2A, 2Mhz, Synchronous Step-Down Converter: General Description Features
2A, 2Mhz, Synchronous Step-Down Converter: General Description Features
2A, 2Mhz, Synchronous Step-Down Converter: General Description Features
Features
z z z z z z z z z
High Efficiency : Up to 95% Adjustable Frequency : 200kHz to 2MHz No Schottky Diode Required 0.8V Reference Allows Low Output Voltage Low Dropout Operation : 100% Duty Cycle Enable Function External Soft-Start Power Good Function RoHS Compliant and Halogen Free
Applications
z z
Ordering Information
RT8064 Package Type SP : SOP-8 (Exposed Pad-Option 2) QW : WDFN-8L 3x3 (W-Type) Lead Plating System Z : ECO (Ecological Element with Halogen Free and Pb free)
Note : Richtek products are :
`
z z z
LCD TV and Monitor Notebook Computers Distributed Power Systems IP Phones Digital Cameras
Marking Information
RT8064ZSP RT8064ZSP : Product Number
RT8064 ZSPYMDNN
RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. RT8064ZQW 28 : Product Code Suitable for use in SnPb or Pb-free soldering processes.
28 YM DNN
DS8064-07
November 2012
www.richtek.com 1
RT8064
Pin Configurations
(TOP VIEW)
COMP SS EN VIN
2 3 4
PGOOD FB RT LX
GND
9
7 6 5
COMP SS EN VIN
1 2 3 4
7 6 5
PGOOD FB RT LX
WDFN-8L 3x3
COMP 1
R1 (k) 75 51 30 21 12 6
R2 (k) 24 24 24 24 24 24
RCOMP (k ) 33 22 15 13 11 8.2
GND
COUT ( F) 22 22 22 22 22 22
www.richtek.com 2
DS8064-07
November 2012
RT8064
Functional Pin Description
Pin No. SOP-8 (Exposed Pad) 1 Pin Name WDFN-8L 3x3 1 COMP Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. Connect external compensation elements to this pin to stabilize the control loop. Soft-Start Control Input. Connect a capacitor from SS to GND to set the soft-start period. A 10nF capacitor sets the soft-start period to 800s (typ.). Enable Control Input. Float or connect this pin to logic high for enable. Connect to GND for disable. Power Input Supply. Decouple this pin to GND with a capacitor. Internal Power MOSFET Switches Output. Connect this pin to the inductor. Oscillator Resistor Input. Connect a resistor from this pin to GND sets the switching frequency. If this pin is floating, the frequency will be set at 2MHz internally. Feedback. Receives the feedback voltage from a resistive divider connected across the output. Power Good Indicator. This pin is an open drain logic output that is pulled to ground when the output voltage is not within 12.5% of regulation point. Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. Pin Function
2 3 4 5 6
2 3 4 5 6
SS EN VIN LX RT
FB
PGOOD
SD Slope Com
ISEN OSC
VIN
Driver LX
GND
0.4V
PGOOD
DS8064-07
November 2012
www.richtek.com 3
RT8064
Absolute Maximum Ratings
z z
(Note 1)
z z z
z z z z
Supply Input Voltage, VIN --------------------------------------------------------------------------------------- 0.3V to 6V LX Pin Switch Voltage -------------------------------------------------------------------------------------------- 0.3V to (VIN + 0.3V) <10ns ---------------------------------------------------------------------------------------------------------------- 5V to 8.5V Other I/O Pin Voltages ------------------------------------------------------------------------------------------- 0.3V to (VIN + 0.3V) LX Pin Switch Current -------------------------------------------------------------------------------------------- 5A Power Dissipation, PD @ TA = 25C SOP-8 (Exposed Pad) ------------------------------------------------------------------------------------------- 1.333W WDFN-8L 3x3 ------------------------------------------------------------------------------------------------------ 1.429W Package Thermal Resistance (Note 2) SOP-8 (Exposed Pad), JA -------------------------------------------------------------------------------------- 75C/W SOP-8 (Exposed Pad), JC ------------------------------------------------------------------------------------- 15C/W WDFN-8L 3x3, JA ------------------------------------------------------------------------------------------------- 70C/W WDFN-8L 3x3, JC ------------------------------------------------------------------------------------------------- 8.2C/W Junction Temperature --------------------------------------------------------------------------------------------- 150C Lead Temperature (Soldering, 10 sec.) ----------------------------------------------------------------------- 260C Storage Temperature Range ------------------------------------------------------------------------------------ 65C to 150C ESD Susceptibility (Note 3) HBM (Human Body Model) -------------------------------------------------------------------------------------- 2kV
(Note 4)
Supply Input Voltage, VIN --------------------------------------------------------------------------------------- 2.7V to 5.5V Junction Temperature Range ------------------------------------------------------------------------------------ 40C to 125C Ambient Temperature Range ------------------------------------------------------------------------------------ 40C to 85C
Electrical Characteristics
(VIN = 3.3V, TA = 25C, unless otherwise specified)
Parameter Feedback Reference Voltage DC Bias Current Output Voltage Line Regulation Output Voltage Load Regulation
Symbol VREF
Test Conditions
Min 0.784
Active , VFB = 0.78V, Not Switching Shutdown VIN = 2.7V to 5.5V 0A < ILOAD < 2A
-------
Error Amplifier Trans-conductance gm Current Sense Trans-resistance Switching Frequency EN Input Voltage Logic-High Logic-Low VIH VIL ROSC = 330k Switching
www.richtek.com 4
DS8064-07
November 2012
RT8064
Parameter Switch On-Resistance, High Switch On-Resistance, Low Peak Current Limit Under Voltage Lockout Threshold RT Shutdown Threshold Soft-Start Period PGOOD Trip Threshold VRT tSS Symbol Test Conditions Min --2.4 VIN Rising VIN Falling VRT Rising CSS = 10nF -----Typ 180 120 3.5 2.4 2.2 Max 250 160 ---Unit m m A V V s %VOUT RDS(ON)_P ILX = 0.5A RDS(ON)_N ILX = 0.5A ILIM
Note 1. Stresses beyond those listed Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Note 2. JA is measured at TA = 25C on a high effective thermal conductivity four-layer test board per JEDEC 51-7. JC is measured at the exposed pad of the package. Note 3. Devices are ESD sensitive. Handling precaution is recommended. Note 4. The device is not guaranteed to function outside its operating conditions.
DS8064-07
November 2012
www.richtek.com 5
RT8064
Typical Operating Characteristics
Efficiency vs. Output Current
100 90 80 100 90 80
Efficiency (%)
60 50 40 30 20 10 0 0 0.5 1 1.5 2
Efficiency (%)
VIN = 5V, VOUT = 1.1V, IOUT = 0A to 2A
70
70 60 50 40 30 20 10 0 0 0.5 1 1.5 2
1.03
Temperature (C)
Temperature (C)
www.richtek.com 6
DS8064-07
November 2012
RT8064
VIN UVLO vs. Temperature
2.8 2.7 2.6
2.5 2.4 2.3 2.2 2.1 2.0 1.9 1.8 -50 -25 0
Rising
1.3
Rising
1.2 1.1 1.0 0.9 0.8 0.7 0.6
Falling
Falling
25
50
75
100
125
-50
-25
25
50
75
100
125
Temperature (C)
Temperature (C)
VOUT (100mV/Div)
VOUT (100mV/Div)
IOUT (1A/Div)
VIN = 5V, VOUT = 1.1V, IOUT = 1A to 2A, RCOMP = 10k, CCOMP = 560pF
IOUT (1A/Div)
VIN = 5V, VOUT = 3.3V, IOUT = 1A to 2A, RCOMP = 33k, CCOMP = 560pF
Time (100s/Div)
Time (100s/Div)
Switching
Switching
VLX (5V/Div)
VLX (5V/Div)
VOUT (10mV/Div)
VIN = 5V, VOUT = 1.1V, IOUT = 2A
VOUT (10mV/Div)
VIN = 5V, VOUT = 3.3V, IOUT = 2A
Time (500ns/Div)
Time (500ns/Div)
DS8064-07
November 2012
www.richtek.com 7
RT8064
Power On from VIN Power Off from VIN
Time (2.5ms/Div)
Time (5ms/Div)
Power On from EN
Time (500s/Div)
Time (250s/Div)
www.richtek.com 8
DS8064-07
November 2012
RT8064
Application Information
The basic IC application circuit is shown in Typical Application Circuit. External component selection is determined by the maximum load current and begins with the selection of the inductor value and operating frequency followed by CIN and COUT. Main Control Loop During normal operation, the internal upper power switch (P-MOSFET) is turned on at the beginning of each clock cycle. Current in the inductor increases until the peak inductor current reaches the value defined by the output voltage (VCOMP) of the error amplifier. The error amplifier adjusts its output voltage by comparing the feedback signal from a resistive voltage divider on the FB pin with an internal 0.8V reference. When the load current increases, it causes a reduction in the feedback voltage relative to the reference. The error amplifier increases its output voltage until the average inductor current matches the new load current. When the upper power MOSFET shuts off, the lower synchronous power switch (N-MOSFET) turns on until the beginning of the next clock cycle. Output Voltage Setting The output voltage is set by an external resistive voltage divider according to the following equation : R1 VOUT = VREF 1 + R2 where VREF equals to 0.8V typical. The resistive voltage divider allows the FB pin to sense a fraction of the output voltage as shown in Figure 1.
VOUT R1 FB RT8064 GND R2
Soft-Start The IC contains an external soft-start clamp that gradually raises the output voltage. The soft-start timing is programmed by the external capacitor between SS pin and GND. The chip provides an internal 10A charge current for the external capacitor. If 10nF capacitor is used to set the soft-start, the period will be 800s (typ.). Power Good Output The power good output is an open-drain output and requires a pull up resistor. When the output voltage is 12.5% above or 12.5% below its set voltage, PGOOD will be pulled low. It is held low until the output voltage returns to within the allowed tolerances once more. During soft-start, PGOOD is actively held low and is only allowed to transition high when soft-start is over and the output voltage reaches 87.5% of its set voltage. Operating Frequency Selection of the operating frequency is a tradeoff between efficiency and component size. Higher frequency operation allows the use of smaller inductor and capacitor values. Lower frequency operation improves efficiency by reducing internal gate charge and switching losses but requires larger inductance and/or capacitance to maintain low output ripple voltage. The operating frequency of the IC is determined by an external resistor, ROSC, that is connected between the RT pin and ground. The value of the resistor sets the ramp current that is used to charge and discharge an internal timing capacitor within the oscillator. The practical switching frequency ranges from 200kHz to 2MHz. However, when the RT pin is floating, the internal frequency is set at 2MHz. Determine the RT resistor value by examining the curve below. Please notice the minimum on time is about 90ns.
DS8064-07
November 2012
www.richtek.com 9
RT8064
2.4
2.0 1.6 1.2 0.8 0.4 0.0 0 300 600 900 1200 1500 1800 2100
and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at VIN large enough to damage the part. Slope Compensation and Peak Inductor Current Slope compensation provides stability in constant frequency architectures by preventing sub-harmonic oscillations at duty cycles greater than 50%. It is accomplished internally by adding a compensating ramp to the inductor current signal. Normally, the peak inductor current is reduced when slope compensation is added. For the IC, however, separated inductor current signal is used to monitor over current condition, so the maximum output current stays relatively constant regardless of the duty cycle. Hiccup Mode Under Voltage Protection A Hiccup Mode Under Voltage Protection (UVP) function is provided for the IC. When the FB voltage drops below half of the feedback reference voltage, VFB, the UVP function is triggered to auto soft-start the power stage until this event is cleared. The Hiccup Mode UVP reduces the input current in short circuit conditions, but will not be triggered during soft-start process. Under Voltage Lockout Threshold The RT8064 includes an input under voltage lockout protection (UVLO) function. If the input voltage exceeds the UVLO rising threshold voltage, the converter will reset and prepare the PWM for operation. However, if the input voltage falls below the UVLO falling threshold voltage during normal operation, the device will stop switching. The UVLO rising and falling threshold voltage has a hysteresis to prevent noise caused reset. Thermal Considerations For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The
is a registered trademark of Richtek Technology Corporation.
RRT (k)
Figure 2. Switching Frequency vs. RT Resistor Inductor Selection For a given input and output voltage, the inductor value and operating frequency determine the ripple current. The ripple current, IL, increases with higher VIN and decreases with higher inductance. VOUT VOUT IL = f x L 1 V IN Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. Highest efficiency operation is achieved by reducing ripple current at low frequency, but attaining this goal requires a large inductor. For the ripple current selection, the value of IL = 0.4 (IMAX) is a reasonable starting point. The largest ripple current occurs at the highest VIN. To guarantee that the ripple current stays below a specified maximum value, the inductor value needs to be chosen according to the following equation :
VOUT VOUT L= 1 VIN(MAX) f x I L(MAX)
Using Ceramic Input and Output Capacitors Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input
Copyright 2012 Richtek Technology Corporation. All rights reserved.
www.richtek.com 10
DS8064-07
November 2012
RT8064
maximum power dissipation can be calculated by the following formula : PD(MAX) = (TJ(MAX) TA) / JA where TJ(MAX) is the maximum junction temperature, TA is the ambient temperature, and JA is the junction to ambient thermal resistance. For recommended operating condition specifications, the maximum junction temperature is 125C. The junction to ambient thermal resistance, JA, is layout dependent. For SOP-8 (Exposed Pad) packages, the thermal resistance, JA, is 75C/W on a standard JEDEC 51-7 four-layer thermal test board. For WDFN-8L 3x3 packages, the thermal resistance, JA, is 70C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at TA = 25C can be calculated by the following formulas : PD(MAX) = (125 C 25 C) / (75C/W) = 1.333W for SOP-8 (Exposed Pad) package
CCOMP
Layout Considerations Follow the PCB layout guidelines for optimal performance of the IC.
`
Connect the terminal of the input capacitor (s), CIN, as close to the VIN pin as possible. This capacitor provides the AC current into the internal power MOSFETs. LX node experiences high frequency voltage swings so should be kept within a small area. Keep all sensitive small signal nodes away from the LX node to prevent stray capacitive noise pick up. Connect the FB pin directly to the feedback resistors. The resistive voltage divider must be connected between VOUT and GND.
Place the compensation components as close to the IC as possible GND R2 COMP RCOMP CSS GND SS EN VIN CIN VIN 2 8 7 GND 3 6 9 4 5 PGOOD FB RT LX COUT L1 VOUT R1 VOUT Place the feedback resistors as close to the IC as possible
PD(MAX) = (125 C 25 C) / (70C/W) = 1.429W for WDFN-8L 3x3 package The maximum power dissipation depends on the operating ambient temperature for fixed T J(MAX) and thermal resistance, JA. The derating curves in Figure 3 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation.
1.5 1.4 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0.0 0
GND ROSC LX should be connected to inductor by wide and short trace, and keep sensitive components away from this trace
Four-Layer PCB
WDFN-8L 3x3
CCOMP
2 3 4
CSS GND
PGOOD FB RT LX L1 VOUT
R1
VOUT
COUT
GND ROSC LX should be connected to inductor by wide and short trace, and keep sensitive components away from this trace
25
50
75
100
125
DS8064-07
November 2012
www.richtek.com 11
RT8064
Outline Dimension
A H M EXPOSED THERMAL PAD (Bottom of Package) Y J X B
C I D
Dimensions In Millimeters Symbol Min A B C D F H I J M X Option 1 Y Option 2 X Y 2.000 2.100 3.000 2.300 2.500 3.500 4.801 3.810 1.346 0.330 1.194 0.170 0.000 5.791 0.406 2.000 Max 5.004 4.000 1.753 0.510 1.346 0.254 0.152 6.200 1.270 2.300
Dimensions In Inches Min 0.189 0.150 0.053 0.013 0.047 0.007 0.000 0.228 0.016 0.079 0.079 0.083 0.118 Max 0.197 0.157 0.069 0.020 0.053 0.010 0.006 0.244 0.050 0.091 0.091 0.098 0.138
www.richtek.com 12
DS8064-07
November 2012
RT8064
D D2
E2 SEE DETAIL A
e A A1 A3
DETAIL A Pin #1 ID and Tie Bar Mark Options Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.
Symbol A A1 A3 b D D2 E E2 e L
Dimensions In Millimeters Min 0.700 0.000 0.175 0.200 2.950 2.100 2.950 1.350 0.650 0.425 0.525 Max 0.800 0.050 0.250 0.300 3.050 2.350 3.050 1.600
Dimensions In Inches Min 0.028 0.000 0.007 0.008 0.116 0.083 0.116 0.053 0.026 0.017 0.021 Max 0.031 0.002 0.010 0.012 0.120 0.093 0.120 0.063
DS8064-07
November 2012
www.richtek.com 13