Curtice 3
Curtice 3
Curtice 3
IEEE TRANSACTIONS
result
H. L. Grubin, D. K. Ferry,
zron., vol. 23, p. 157, 1980.
in shorter
delay
times
Solid-State
MESFET
the
model
detailed
model
is
presented that
circuit
sfmufation
are evaluated
either
from
The model
circuit
(IC)
T
that
HE
PURPOSE
ably
simple
and
of this
for
for
of
paper
more
than
An integrated
is to present
model
for
use in circuit
available
accurate
examples
or from
INTRODUCTION
of presently
criteria
Several
data
of
is dfscossed.
analytical
is appropriate
A number
for use in
The parameters
I.
circuit
MESFET
simulation
models
modeling
logic
a reason-
the GaAs
will
programs.
be reviewed
be presented,
will
simulation
will
be
de-
circuits
studied
programs
acteristics
tors,
ANO
TECHNIQUES,
VOL.
w-28.
1967.
P. N. Butcher, Rq. Progr. Phys., vol. 30, p. 97, 1967.
W. Shoctdey, Proc. IRE, vol. 40, p. 1365, 1952.
G. C. Daeey and I. M. Ross, Bell Syst. Tech. J., vol. 34, p. 1149,
1955.
P. Greiling, ptivate communication.
of
mathematical
simulation
of the mathematical
depends
model.
The
totally
on the accuracy
model
must
reflect
the
to be complete
enough
for
all ranges
of device
parameters.
scribed.
The
[6]
Elec-
R. CURTICE,
is suitable
programs.
experimental
earffer
design example
[5]
THEORY
tfsae.domsfn
device analysis.
[4]
[10]
WALTER
AbstractA
[3]
[7]
[8]
[9]
and K. R. Gleason,
A MESFET
conventional,
[2]
will
REFERENCES
[1]
ON MICROWAW3
design
(ICS)
using
and
is
aided
high-speed
are available
of
capacitors
development
complex
of
considerably
computers.
for
studying
if
large
dc and
of
However,
integrated
circuits
Many
combinations
and inductors.
GaAs
may
be
computer
transient
transistors,
the success
charresisof the
A number of MESFET
models can be found in the
literature.
Madjar
and Rosenbaum
[5] utilize the twodimensional
model of Yamaguchi
and Kodera [3] to produce analytical
relationships
for drain and gate currents
as a function
of drainsource
voltage, gatesource
voltage, and their derivatives.
This approach appears useful
for studying the interaction
between the device with its
parasitic
multiplier
0018-9480/80/0500-0448$00.75
IEEE
lCS
449
DRAIN
I(VZ3,V13,
y*
GATE ~
II.
.y3
PROPERTIESOF AN AccuRAm
SOURCE
a circuit
A. Accurate Approximation
Characteristics
The drain
be practical
in the simulation
teracting
and
and
Willing
field
domain.
many
bias
has not
Values
[7].
applied
He
assumption
gate
the
The
circuits
current
been
the
occurs
domain
average
electric
sustaining
field
saturation
drift
MESFET
equivalent
velocity,
K is the
described
here; however,
circuit
model
formulated
due
field
low
under
side
the
gate
is the
mobility).
The
to the circuit
transit
of
to be
time effects
un-
model
simulation
deficiencies
be shown,
in SPICE
2 [8] is widely
applied
for
available
for
GaAs
MESFETS.
As will
known
voltage
either
of test devices
model
to approximate
this
are required
from
or from
de-
must use
relationship.
and must
be de-
[
where ~ is the pinch
more commonly
vG~ + VB1
~
P
off current
(1)
as defined
called saturation
current,
by Sze and
Vp is the pinch
assumption
characteristic
is
assumed
by
current-voltage
Furthermore,
are omitted.
Control
to drain-source
is usually
studies. However,
when
MODEL
Current
The MESFET
parameters
the
to the for-
as: u$/p(u$
field
is similar
expressions
several
by
and
relationship
measurements
FETs.
at the drain
given
electron
essentially
The
equations
saturation
Gunn
the
Often
to the Drain
voltage
device calculations.
analytical
nonlinear
with
linear.
has
Shocldeys
ampli-
measurements
multiple
has
used
and
with
model
the domain
linear
elements
analytical
that
when
current
gatesource
tailed
a nonlinear-
representing
S-parameter
are considered
for
of a stationary
equals
for
FET
with
elements
from
values
been
mation
the
and
muhiple-in-
simtiated
domain
includes
conditions.
simplified
Shur
that
are determined
bias-independent
A
[6] have
in the time
model
elements
at
with
experimental
oscillators
circuit-type
high
of circuits
devices.
Rauscher
fiers
MESFET
R3
Fig. 1. Circuit
of
: c,~
61
c23(v23)
4
T)
,D.=,,l+lv..;v,,, ].
relationships
below current
saturation.
electron transit-time
effects under the gate
(2)
described
depletion
simulation
GHz
of a MESFET
showed
excellent
more complicated.
frequency
agreement
divider
with
Computer
operating
experimental
at 2
thickness
abrupt junction,
source
interelectrode
capaci-
3)
in an
data
[10].
Pucel et al. [11] present a small signal model and show
how to derive the element values. Krumm et al. [12] use a
similar model but include electron transit-time
effects as a
time delay factor associated with the drain current source.
Good agreement is shown for S-parameter
data over a
broad frequency range (2 to 18 GHz). A MESFET
circuit
model for transient simulations
should not be very different than those models verified for small signal opera-
obtained
or
in
(1)
and
most
experimental
illustration.
(2). Fig.
2 is a graph
V.. Notice
appear
either
devices.
following
Vn,)/
(2) may
cases,
Vp, equation
doping.
Assume
one
This
to be quite
may
can
a MESFET
of ~1~
that it is nearly
(2) can be
different;
be used
be
seen
exactly
as a function
a linear function
to
de-
by
the
follows
of ( V~s +
between
450
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, VOL. MTr-28, NO. 5, MAY 1980
ordinate
approximation,
vG~ + VB1
lDs=O81~
This
1.0
line
straight
line
percent
(of
ordinate
values
lP)
equation
(1)
1+
1.25 Vp
approximation
error
in
between
with
N=
the
<
results
in
evaluation
0.1 and
0.9.
less
of
than
current
Equation
1P and
and
0,8 -
(4)
0.6
2
H21 w
for
(4) is just
VP multiplied
0.4 -
by
difference
between
the straight
0.2 -
line
approximation
and (2) occurs near pinchoff,
where current is quite small. Usually, this introduces little error.
Equation (1) can be put in a standard form as
Equation
analysis
program
plotting
fi
SPICE
used in
2. ~ and
from
the general
experimental
1, the raw
data
of RI
must
and
first
be processed
R3. This
can easily
circuit
by
70
values
60
to remove
50
the
40 -
be accomplished
30 -
current
lower
voltages
larger
low
current
out
saturation
than
field
effect.
the hyperbolic
analytical
expression
addition,
one
drain-source
described
SPICE
the
SPICE
Van
Tuyl
for
adding
current
to fit
of current
below
current
2 are derived
and Hodges
effects.
a shunt
pinchoff
2 seems
to
and
in
be
to
able
saturation.
is not
across
The
devices
The
the FET
the
expressions
model
pv,3[2(v23+
[
used
in
well
in
is quite
used
in
of Shichman
V,q > O)
VT)
V13](1+AV13),
0< F713<V23+J7T
where
P23= v~ v~
V13= VI V3
and /3 and A are constants.
fit
1.5
2
VOLTAGE
25
(V)
Fig. 3. Best-fit approximation to experimental MESFET 1 V characteristics of [8] using the current source described by (7)(solid
lines) and by the JFET model of SPICE 2(dashed lines). Constants
are R1=R3=3 Q a=2.3 Vl, fl=13.1 m
VT=2.63 V, A=O.
The
1( V23, V13, ~)
quite
I
DRAIN-SOURCE
In
describe
adequately
o, Vzq+F-=<o
D(V23+VT)2(1 +AV,3),
0< V23+VT<V13
1( V23, V13) =
a good
~aAs.
expression
However
saturation.
[9] point
provides
.5
at
stronger
Liechti
saturation
experimental
from
of the much
in a much
resistor
is lost.
because
This
v13s=-1.5V
20 -
of
occurs
function
current
wants
conductance
region
poor
results
the presence
MESFETS
devices
This
tangent
also
by
because
GaAs
in silicon
mobility.
saturation
that
in
1,0
Value of ~~
1
0.8
gate to
VT are determined
1
06
VP
(5)
I
-0.4
Ves+%1
Fig, 2.
1
-0.2
use of
the
hyperbolic
tangent
function
greatly
source in GaAs
MESFETS:
(7)
(6)
quite accurately.
calculated
from (7). For comparison
purpose, the JFET
model of SPICE 2 (6) was also used and these computations are shown in Fig. 3 as dashed lines. Notice that
although
the gate control
is accurately
given by both
models in the region of current saturation,
the SPICE 2
calculations
are quite in error below current saturation
due to the lack of a parameter
to adjust the saturation
point. This is a major deficiency
of the SPICE 2 model
and leads to significant error in computations
of switching
characteristics.
Equation
mental
451
data
MESFET
presented
with
by Pucel
current
voltage
characteristics
calculated
this
a l-pm
quite
diffe-
the experi-
simple
points
model
the parame-
with
analytic
current
of Transit-Time
transient
operation,
current.
This
conduction
current
to
width
a change
results
because
the
in
order
electron
for
depletion
produced
current.
between
Therefore,
gate length
this charge
whereas in
and current
gatesource
the current
voltage
and
drain
source (7)
7),
curately
approximates
The current
We have found
dt
second
that
term
[1
ac-
(8)
as
dV23
(9)
av23 ~,,7
in expression
dI( V)
W(V)
dI( V) _
The
a technique
is evaluated
(8) is a correction
term
An error
is generated
when
the gate-
to-source
voltage
ever, for
addition,
changes.
Fig.
has a nonzero
current
/.52253354
-SOURCE
VOLTAGE
(V)
_llo
a
E 100 -
z
;
a
;
80 -
60 -
Oc
1- 90 -
70 .
4%
o~
l(v)7~
x4 v
x
Fig. 4. Best-fit approximation to experimental MESFET 1-V characteristics (X) of [10] using the current source described by (7)(solid
lines).
programs.
3V
ORAIN
V13]
z
n
should be altered to be
1[ v23(t
x~
in gate voltage
change in drain-source
change,
/*
Y//x-----
Effects
#/
second derivative.
calculated
for
How-
20
40
60
80
accounted
The proposed
model includes
transit-time
effects in
driving transistors
and in source-follower
transistors but
not in transistors used for active loads since dV23/dt = O.
A MESFET
logic circuit would use all three types of
operation (see Van Tuyl and Liechti [9]).
a l-pm
MESFET
device with constant drain-source
voltage (3 V)
and a gate voltage change from 0.5 V to +0.5 V in 100
ps. The current delay seen for the case of ~ = O is produced
by the time involved in charging the gate capacitance. The
current delay seen for the case of ~= 10 ps is the total
delay through the device. Here it is seen that there is some
compromise
at the beginning and end of the output current waveform but the majority
of the waveform is prop-
C. Accurate
Evaluation
of Gate Capacitance
region
beneath
gate capacitance between the gate and the source C23 and
between the gate and the drain C12. Each capacitor may
be thought of as a Schottky-barrier
diode with voltage
dependent capacitance.
For a negative gate-source
voltage and small drainsource
voltage, each diode is back
biased about the same amount and the capacitances C12
452
equal.
However,
as the drainsource
region
even
extends
well
out
from
the
gate
the
conductive
of MESFETS.
voltage
region
gatesource
drop
beneath
capacitance
between
the
source
and
the
small,
the
significant
and
dominates
the input impedance
of the MESFET.
For
many MESFET
devices, this capacitance varies much like
a simple Schottky-barrier
diode capacitance. This capacitance
with
drainsource
drain-source
bias
should
as a function
V23 VOLTAGE
be used while
V2~ must
capacitance
is
be determined
for an
able to
such as
v13 vOLTAGE
C23(0)
C23(V23)
=
~ 1
where
tor
must
proaches
not
be
in voltage.
allowed
to
23/
(10)
BI
However,
approach
will increase
enhancement-type
MESFETS.
The built in voltage V~l should be evaluated
tally from capacitance
data. It should
built-in
voltage of the Schottky-barrier
as
V23 ap-
as the deple-
experimen-
be equal
junction
to the
pulse
chan-
voltage
drop
across
the conducting
region
between
the
described
by Curtice
(v]
draingate
capacitance
as a function
of
Fig. 7. Electronic
drain-source voltage V13 calculated from the two-dimensional model
for a l-pm GaAs MESFET with donor density= 7 X 1016/cm3 and
epilayer thickness= 0.25 pm.
the denominazero
(V)
Electronic
gatesource
capacitance
as a function
of
gatesource voltage V& and drain-source
voltage V13 calculated from
the two-dimensional
model for a l-pm GaAs MESFET
with donor
density =7x 10c/cm3 and epilayer thickness= 0.25 ~m.
of gate bias
An analytical
expression of the form derived
ideal metalsemiconductor
junction
(17) is usually
such data;
APPLIED
Fig. 6.
approximate
~~,,,
be studied
for
a given
device
structure
using
the
two
dimensional
simulation.
Some results are presented
in
Figs. 6 and 7 for a uniformly
doped device of a = 0.25 pm
diffuand donor density = 7 X 101b/cm3 Field-dependent
sion is included and V~l is taken to be 0.5 V.
The gatesource capacitance is evaluated from the total
change
flow
by a charge in gate-to-source
tance
is found
from
voltage.
current
gate displacement
change in drain-source
Fig.
6 shows that
voltage.
there
is
produced
Gatedrain
little
capaci-
produced
change
by
in
the
gatesource
capacitance
as a function
of internal
drainsource
voltage V13 above current saturation.
But
observe that the voltage drop across R3 may cause a
change
in gatesource
capacitance
as the external
drainsource
voltage is changed if there is significant
change in drain current (due to finite drain resistance).
Fig. 6 also shows good agreement with (10). However,
the value
of
VB1 that
must
be used is that
due to the
of gatedrain
capacitance
were
ever, if calculations
or measurements
show that Clz is an
important
voltage-variable
capacitance,
then it must be
included
in the model.
453
Willing
when simulation
effect,
is performed
with
on the MESFET.
When
large
included
data for
to the Miller
;he active
enough,
interelectrode
capacitances
for
contact
the metal
each MESFET
thickness
in stationary
and donor
charge
value
accumulation
are
region
under
analysis
to ground)
gate, and
is done by theoretical
layer
and capacitances
pads (source,
drain)
of
This computation
assuming
a ground
plane
the substrate.
A second
MESFET
method
circuits
is to build
scaled-up
and to measure
models
interelectrode
of the
capaci-
can exist beneath the drain edge of the gate and just
above the substrate interface.
The charge accumulation
region together with the charge depletion region adjacent
to it on the drain side form the stationary
high-field
domains reported by Yarnaguchi
et al., Wada and Frey,
and others. For the device studied here, only a small
et al. [10]
tance and capacitances
to ground. VanTuyl
define metal layouts 10 times actual size and on sapphire
substrates. A standard capacitance bridge is used. Excellent agreement
with theoretically
computed
values of
amount
has
the
of charge
case of near
domain
accumulation
zero
is present
gatesource
bias
and only
voltage.
capacitances
control
for
If
the
range of the
may be affected
characteristics.
as
The gatedrain
capacitance
is increased
due to the smaller depletion
region and the gatesource
capacitance
may become a
strong function of the drainsource
voltage as well as the
gatesource voltage. Willing et al. [19] show such a case.
Such
domain
effects
can be important
in power
MESFETS
but are usually less important
in devices used
in integrated
thickness
circuit
product
D. Evaluation
are typically
of lower
very
determined
upon
primarily
DrainGate
by
the
simplified
theoretical
calculated
and plotted
electrostatic
From
problem,
They
Pucel
et
the drain-gate
al.
and
is a parameter
be-
[11]
have
source-gate
capacitances
as functions
of electrode separation.
length is a parameter
for drain gate capacitance
length
are
coupling
exact solutions
Gate
and
for sourcedrain
0.1 fF/pm
with experimental
measurecapacitances are somewhat
the experimental
gatedrain
and
E. Evaluation
values.
drainsource
of Circuit
Typical
capacitance
values
are
reduce
of parasitic
dramatic
example
is presented
their
This
technique
propagation
capacitances
delay
with improved
of
the
importance
by VanTuyl,
Liechti
of
circuit
since it is useful
capacitances
biases.
quite independent
higher
parasitic
The dwd-gate
and
and sourcegate
the operating
conductors,
reduction
to
designs.
III.
drain-gate
little
tween parallel
through
layout
them
donor-
Capacitances
Experimental
of simple
enabled
[20].
of Nonelectronic
SourceGate
depend
that
capacitance
for
thus
respectively.
Parasitic
As the MESFET
circuit is made smaller, the pad capacitances and other parasitic
become more important.
For
example, the capacitance-to-ground
of the drain contact
of a driver transistor can cause significant
loading. The
metal line providing
signal transmission
between logic
gates of an IC can also introduce
capacitive
loading
effects to ground and also capacitive coupling (or mutual
capacitance) effects to other signal transmission
lines.
There are several methods
of estimating
the fringe
capacitive effects of a particular
IC layout. Maupin et al.
[21] have computed the complete capacitance matrix (i.e.,
FET MODELING
structure
for performing
mDing.
Asai
et al. [23]
circuit
tion
The two
of the dual-gate
designated
as FET
voltage-controlled
device.
source
FETs,
consists of a
and a voltage-variable
device
the g~ of the
FET.
In addition,
is less
gate.
current
Fig.
9 shows
of the device
how
the
calculated
changes
with
the width
saturation
ratio.
This
calculation
assumes parameters
typical of a l-pm gate
length MESFET.
The width at FET 1 is 500 pm. In
addition to lower current, the dual-gate
knee voltage, i.e., current saturation
drainsource
voltage.
To observe the transient response of the dual-gate device, a logic gate was simulated with two dual-gate FETs
in parallel as drivers. This is the equivalent of two 2-input
NAND gates feeding an OR gate. A width ratio of 1.5 was
used for both
unity.
FETs
was assumed
propagation
to be
delays for
switching
with either gate and for an equivalent
single
gate driver. The relationship
of the numbers
is quite
similar to the measurements by Van Tuyl et al. [10]. This
NO. 5, MAY
454
1980
DRAIN
GATE
GATE
* OuT1-&
FET 2
FET
Fig. 10
b SOURCE
Fig. 8.
Gs=OV
40
-05V
80 -
SINGLE
GATE
20
DEVICE
60 -
-Iov
0
0
10
Is
2.0
DRAIN-SOURCE
a
~ 40 -
25
30
(V )
Fig. 1L Drain-source
current-voltage
relationship
for a GaAs
MESFET calculated by the two-dimensional progrant assuming gate
length = 1.0 pm, donor value= 3 x 10]6/cm3, active layer thickness=
0.25 #m, built-in voltage =0.5 V.
1:
: 20 z
v
y~
1.8
WIDTH
RATlO
.
.
TABLE
R-CAP
FOR NAND/NOR
/
SPICE 2 +
/
z
:1
z
80
87
67
./
--
00
100
203
300
400
TIME
In addition,
The model
shown
SIMULATION EXAMPLE
in Fig. 1 may be used with
5W
600
1
700
!300
903
(P%)
it is
____
%
52
GATE
>
12. Comparison
of simulation results using R-CAP, SPICE 2 and
the two-dimensional analysis for the device of Fig. 11 with VB = 3.5 V
and for SPICE 2: VT= 2.5 V, /?= 71 pA/V2, A= O, V~, =0.5 V,
C23(0)= 6 fF, CIZ(0) = 1 fF, for R-CAP: a= 1.5/V, p= 65 pA/V2,
VT=2.5 V, V~l = 0.5 V, Cn(0) = 6 fF, C12= 0.3 fF, 7 = 10 ps. For Both:
R1=RZ=R3= C13=0, CL=6 fF, driver width= 10 Y% load width=5
pm.
Fig.
a circuit
simulation
program to study complex integrated
circuits,
The circuit simulation program used here is R-CAP(24).
It
is similar
to SPICE 2 in many respects but has the
advantage that a user-defined
device model can be included
without
difficulty.
The model
for the GaAs
MESFET
was added to R-CAP as a subroutine.
The first circuit example is a MESFET
amplifier
with
nonlinear
load and is shown in Fig. 10. This circuit is a
logic gate without the level-shifting
stage. Assuming certain device parameters,
the circuit was simulated
using
R-CAP, SPICE 2 and also by the two-dimensional
model-
ing
using
program.
The
individual
device
characteristic
were
R-CAP
is reasonably
accurate.
For
example,
the
CURTIC13:
MSSF13T MODEL
+Vl
+Vl
FOR G&
+Vl
455
ICS
+V,
+Vl
+V,
V.
A
circuit
model
time-domain
TRIGGER
L
H x,
The
current
control
for
the
&
illustrate
13.
Fig.
!4
- V2
of less than
MESFET
short-puke generator.
timing
come
circuit.
from
detailed
de-
the drain
effects,
gate
discussed.
The
experimental
models,
such
as a
model.
use with
been
describing
has been
must
accurate
internal
simulated,
pulses
model
for
has
transit-time
parasitic
or from
two-dimensional
To
MESFET
programs
characteristics,
measurements
was
GaAs
of accurately
and circuit
parameters
the
simulation
importance
capacitance,
for
circuit
scribed.
CONCLUSION
was
shown
an IC
possible
to
100 ps in a triggerable
Such
circuit
circuit
design
produce
manner
would
be
short
with
useful
an
for
purposes.
ACKNOWLEDGMENT
The
OUTPUT
Y
-o
author
Design
assistance
f
is particularly
Automation
in
the user-defined
the
group,
use
indebted
SSTC,
of R-CAP
to V. Alwin
Somerville,
and
the
NJ
of the
for
development
his
of
model.
u
o
g
o
>
REFERENCES
-1 -
INPUT
[1]
-,o~
[2]
TIME
[pS)
[3]
[4]
[5]
gain predicted
by SPICE
dicts
2.53 and
the
error
in propagation
delay
approximately
characteristics
half-width
width
for
bursts
pre-
is 2.38. The
2 is primarily
re-
the sharply
of Fig. 11.
model
(in
saturating
short
of 15 GHz
pulses.
were
The
with
goal
design
degradation
studied
upon
the
output
of the individual
by further
simulation.
waveform
MESFETS
[8]
[9]
a gain-band-
to be used. The
[n
was a
The
[6]
of the JFET
product
R-CAP
result
SPICE
of transient-time
SPICE
2) to
current-voltage
ing
2 is 1.59 whereas
two-dimensional
produced
[10]
[11]
Apr. 1979.
A. Madjar
and F. J. Rosenbaq
A practi&f
ac Iarge-signaf
model for GaAs microwave
MiMFETs~
in Proc. IEEE
MTT-S
1979 Znt. Microwace
$vnp.
(Orlando, FL, IEEE
Cat. No.
79CH1439-9
MTT-S), pp. 399-401,
1979.
C. Rauscher and H. A. Willin&
Quasi-static
approach to simulating nonlinear
GaAs FET behavior?
in Proc. IEEE MTT-S
1979
Int. Microwace
$vnp. (Orlando,
FL IEEE Cat. No. 79CH1439-9
MlT-S),
pp. 40?2-404, 1979.
M. S. Shur, Analytical
model of GaAs MESFETs~
IEEE Trans.
Electron Deuices, vol. ED-25, pp. 612-61S, June 1978.
L. W. Nage~ SPICE 2: A computer program to simulate semiconductor cireuitefl
Electronics
Research Lab, CM. Eng., Univ. Cali-
[12]
[13]
[14]
by
can be easily
[15]
H. Fukui,
Determination
of the basic device parameters
of a
GaAs MESFET~
Bell $vst. Tech. J. vol. 58, no. 3, pp. 771-797,
IEEE TRANSACTIONS ON MICROWAVS THEORY AND TECHNIQUES, VOL. MIT-28, NO. 5, MAY 1980
456
dimensions
on the operation of Gurm devices: Proc. IEEE, vol.
56, pp. 2056-2057,
1968.
J. Maupin,
P. Greiling, and N. Alexopoulos, Speed power
Mar. 1979.
[16]
[17]
[18]
[19]
[20]
and
[21]
[22]
[23]
[24]
Intrinsic
Response Time
MESFETS
of GaAs,
MASAYUKf
INO
AND
MASAMICHI
Invited
MMmct-A
time of
response
normafly
off MESFETS
of Normally
Off
Si, and Inl?
OHMORI,
Paper
for high-speed
logic operation
of a normafly
off FET.
lXENT~Y,
R
on
used
F~T,
dissipation
for
MES~ETs
high-speed
logic
a propagation
delay
power
of
circuits.
per
41
have
mW
gate
been
Iy ly
ND=1x 106cm-3
The two-dirrtensionaf
Using
($J
was
of
II.
actively
a normally
34 ps with
obtained
[1].
For
normally
off FETs,
77 ps of ~~ with
977 pW
of Pd, has
been achieved [2], and 72 ps with 890 pW as the latest
data [3]. From these experimental
results, the superiority
of GaAs to Si as basic material has been made clear. Since
~d of several tens picosecond
has been achieved, it is
significant
to estimate
the FET itself.
ly
h\\\\\\
analytical
model
for MESFET,
INTRODUCTION
GaAs
(PJ
1.
h\\\\\v
I
Fig.
I.
r-
and ~ wascalculatedusing a twu-dfrnensiorml mnnericaf analysis. The resofts indicate Uhat ~aAs is the best
rnateriaf amongthem. Ilte step responseof the I@ FET fs not as fast as
expectedfrom o/E chamcteristics due to low electric field in the channel
bgfc circmits made of GaA% Si
for low-power
MEMBER IEEE
an intrinsic
response
time (tti~
off MESFETS
model
analysis
M13SFET
with
Fig.
1. For
convenience
tion,
is
the
an
a semi-insulating
donor
concentration
1 ~m
equations
made of
and
where
simplicity
substrate
is not
is 1 x 106 cm-3.
the
sourcedrain
V2q =
q/6.
&r/i3t=
V(nw+
constant,
electric
field,
order
Over-Relaxation
0018-9480/80/0500-0456$00.75
and
layer
of
the
gate
is
in
calcula-
considered.
The
distance
planar
as shown
The
length
3 pm.
(/g)
Basic
are as follows:
ity.
(1)
active
of
(IdD
the
01980
(1)
(2)
q.D. Vn+
q is the
is
the
o is the drift
to
n)
D. Vrr)
q is the potential,
In
is a two-dimensional
n-type
VJtOt= V(q.n.v+
dielectric
Manuscript received July 24, 1979; revised January 10, 1980.
The authors are with the Musashino Electrical Communication
Laboratory, Nippon Telegraph and Telephone Public Corporation,
Musashino-shi, Tokyo 180, Japan.
the
type
of
for
ANALYTICAL MODEL
c.aE/at)=O
electronic
electron
velocity,
solve
these
method
was
and
equations,
used
for
Successive-under-l?elaxation
IEEE
(3)
charge,
density,
c is the
E is the
D is the diffusivthe
Successive-
Poissons
equation
method
was