C8051F930 Gdi
C8051F930 Gdi
C8051F930 Gdi
Digital Peripherals
- 24 port I/O; All 5 V tolerant with high sink current
Two Comparators
- Programmable hysteresis and response time
- Configurable as wake-up or reset source
- 23 Capacitive Touch Sense inputs
6-Bit Programmable Current Reference
- Up to 500 A. Can be used as a bias or for generating a custom reference voltage
On-Chip Debug
- On-chip debug circuitry facilitates full-speed, nonintrusive in-system debug (no emulator required)
Clock Sources
- Internal oscillators: 24.5 MHz, 2% accuracy sup-
ANALOG
PERIPHERALS
A
M
U
X
10-bit
300 ksps
ADC
TEMP
SENSOR
VREF
VREG
IREF
VOLTAGE
COMPARATORS
DIGITAL I/O
UART
SMBus
2 x SPI
PCA
Timer 0
Timer 1
Timer 2
Timer 3
CRC
CROSSBAR
EMIF
Memory
- 4352 bytes internal data RAM (256+4096)
- 64 kB Flash; In-system programmable in 1024-byte
Port 0
Port 1
Port 2
External Oscillator
HARDWARE SmaRTClock
8051 CPU
(25 MIPS)
DEBUG
CIRCUITRY
4352 B
SRAM
POR
WDT
C8051F930-GDI
UART
Enhanced SPI
Timers (16-bit)
Programmable Counter Array
Digital Port I/Os
C8051F930-G-G1DI 25
64 4352
1
1
2
4
24
28.54 mil /
725 m
(no backgrind)
C8051F930-G-GDI
64 4352
1
1
2
4
24
12 mil
(backgrind)
25
Rev. 1.3
Wafer Thickness
Analog Comparators
Temperature Sensor
RAM (Bytes)
MIPS (Peak)
SMBus/I2C
C8051F930-GDI
1. Ordering Information
Table 1.1. Product Selection Guide
C8051F930-GDI
2. Pin Definitions
Table 2.1. Pin Definitions for the C8051F930-GDI
Name
Physical
Pad
Number
Type
Description
VBAT
P In
VDD /
P In
P Out
P In
DC+
DC /
GND
GND
DCEN
P In
G
RST/
C2CK
P2.7/
C2D
DC-DC Enable Pin. In single-cell battery mode, this pin must be connected to VBAT through a 0.68 H inductor.
In dual-cell battery mode, this pin must be connected directly to
ground.
D I/O
D I/O
D I/O
Port 2.7. This pin can only be used as GPIO. The Crossbar cannot
route signals to this pin and it cannot be configured as an analog
input. See Port I/O section the C8051F93x-C8051F92x data sheet
for a complete description.
D I/O
XTAL3
11
A In
XTAL4
10
A Out
Rev. 1.3
C8051F930-GDI
Table 2.1. Pin Definitions for the C8051F930-GDI (Continued)
Name
Physical
Pad
Number
P0.0
39
VREF
P0.1
Type
D I/O or Port 0.0. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
A In
A Out
38
AGND
Description
D I/O or Port 0.1. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
G
Optional Analog Ground. See ADC0 section of the C8051F93xC8051F92x data sheet for details.
P0.2
33
XTAL1
D I/O or Port 0.2. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
A In
External Clock Input. This pin is the external oscillator return for a
crystal or resonator. See Oscillator section of the C8051F93xC8051F92x data sheet for a complete description.
P0.3
32
XTAL2
D I/O or Port 0.3. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
A Out
D In
A In
P0.4
TX
31
External Clock Output. This pin is the excitation driver for an external
crystal or resonator.
External Clock Input. This pin is the external clock input in external
CMOS clock mode.
External Clock Input. This pin is the external clock input in capacitor
or RC oscillator configurations.
See Oscillator section of the C8051F93x-C8051F92x data sheet for
complete details.
D I/O or Port 0.4. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D Out
UART TX Pin. See Port I/O section of the C8051F93x-C8051F92x
data sheet for a complete description.
Rev. 1.3
C8051F930-GDI
Table 2.1. Pin Definitions for the C8051F930-GDI (Continued)
Name
Physical
Pad
Number
P0.5
30
RX
Type
Description
D I/O or Port 0.5. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D In
UART RX Pin. See Port I/O section of the C8051F93x-C8051F92x
data sheet for a complete description.
P0.6
29
CNVSTR
D I/O or Port 0.6. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D In
External Convert Start Input for ADC0. See ADC0 section of the
C8051F93x-C8051F92x data sheet for a complete description.
P0.7
28
D I/O or Port 0.7. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
A Out
IREF0 Output. See IREF section of the C8051F93x-C8051F92x data
sheet for complete description.
27
D I/O or Port 1.0. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description. May also be used as SCK for SPI1.
IREF0
P1.0
AD0
P1.1
D I/O
26
D I/O or Port 1.1. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
May also be used as MISO for SPI1.
D I/O
Address/Data 1.
25
D I/O or Port 1.2. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
May also be used as MOSI for SPI1.
D I/O
Address/Data 2.
24
D I/O or Port 1.3. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
May also be used as NSS for SPI1.
D I/O
Address/Data 3.
21
D I/O or Port 1.4. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
AD1
P1.2
AD2
P1.3
AD3
P1.4
AD4
Address/Data 0.
D I/O
Address/Data 4.
Rev. 1.3
C8051F930-GDI
Table 2.1. Pin Definitions for the C8051F930-GDI (Continued)
Name
Physical
Pad
Number
P1.5
20
AD5
Type
Description
D I/O or Port 1.5. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D I/O
Address/Data 5.
P1.6
19
AD6
D I/O or Port 1.6. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D I/O
Address/Data 6.
P1.7
18
AD7
D I/O or Port 1.7. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D I/O
Address/Data 7.
P2.0
17
AD8
D I/O or Port 2.0. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D I/O
Address/Data 8.
P2.1
16
AD9
D I/O or Port 2.1. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D I/O
Address/Data 9.
P2.2
15
AD10
D I/O or Port 2.2. See Port I/O section of the C8051F93x-C8051F92x data
A In
sheet for a complete description.
D I/O
Address/Data 10.
P2.3
14
D I/O or Port 2.3. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
D I/O
AD11
Address/Data 11.
P2.4
ALE
13
D I/O or Port 2.4. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
DO
Rev. 1.3
C8051F930-GDI
Table 2.1. Pin Definitions for the C8051F930-GDI (Continued)
Name
Physical
Pad
Number
P2.5
12
RD
P2.6
WR
Type
D I/O or Port 2.5. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
DO
Description
Read Strobe.
D I/O or Port 2.6. See Port I/O section of the C8051F93x-C8051F92x data
sheet for a complete description.
A In
DO
Write Strobe.
Rev. 1.3
C8051F930-GDI
3. Bonding Instructions
Table 3.1. Bond Pad Coordinates (Relative to Center of Die)
Physical Pad
Number
Example Package
Pin Number
(QFN-32)
Physical Pad X
(m)
Physical Pad Y
(m)
Reserved*
1013
614
DC/GND
1013
494
GND
1013
247
VDD/DC+
1013
92
DCEN
1013
91
VBAT
1013
315
RST/C2CK
1013
626
P2.7/C2D
1013
810
P2.6/WR
810
1013
10
XTAL4
525
1013
11
10
XTAL3
303
1013
12
11
P2.5/RD
54
1013
13
12
P2.4/ALE
130
1013
14
13
P2.3/AD11
286
1013
15
14
P2.2/AD10
470
1013
16
15
P2.1/AD9
626
1013
17
16
P2.0/AD8
810
1013
18
17
P1.7/AD7
1013
810
19
18
P1.6/AD6
1013
626
20
19
P1.5/AD5
1013
470
21
20
P1.4/AD4
1013
286
22
Reserved*
1013
174
23
Reserved*
1014
94
24
21
P1.3/AD3
1013
137
Rev. 1.3
C8051F930-GDI
Table 3.1. Bond Pad Coordinates (Relative to Center of Die) (Continued)
Physical Pad
Number
Example Package
Pin Number
(QFN-32)
Physical Pad X
(m)
Physical Pad Y
(m)
25
22
P1.2/AD2
1013
279
26
23
P1.1/AD1
1013
477
27
24
P1.0/AD0
1013
619
28
25
P0.7/IREF0
1013
817
29
26
P0.6/CNVSTR
817
1013
30
27
P0.5/RX
619
1013
31
28
P0.4/TX
477
1013
32
29
P0.3/XTAL2
279
1013
33
30
P0.2/XTAL1
137
1013
34
Reserved*
1013
35
Reserved*
97
1013
36
Reserved*
413
1013
37
Reserved*
503
1013
38
31
P0.1/AGND
626
1013
39
32
P0.0/VREF
810
1013
Rev. 1.3
C8051F930-GDI
C8051F930G
10
Rev. 1.3
C8051F930-GDI
Table 3.2. Wafer and Die Information
C8051F930G
Wafer ID
8 in
Wafer Dimensions
2.28 mm x 2.28 mm
Die Dimensions
12 mil 1 mil
Notch
80 m
Contact Sales for info
Standard
Wafer Jar
60 m x 60 m
250 C
.txt
142 m
*Note: This is the Expected Known Good Die yielded per wafer and represents
the batch order quantity (one wafer).
Rev. 1.3
11
C8051F930-GDI
4. Wafer Storage Guidelines
It is necessary to conform to appropriate wafer storage practices to avoid product degradation or contamination.
Wafers
may be stored for up to 18 months in the original packaging supplied by Silicon Labs.
must be stored at a temperature of 1824 C.
Wafers must be stored in a humidity-controlled environment with a relative humidity of <30%.
Wafers should be stored in a clean, dry, inert atmosphere (e.g. nitrogen or clean, dry air).
Wafers
12
Rev. 1.3
C8051F930-GDI
5. Failure Analysis (FA) Guidelines
Certain conditions must be met for Silicon Laboratories to perform Failure Analysis on devices sold in
wafer form.
In
Rev. 1.3
13
C8051F930-GDI
DOCUMENT CHANGE LIST
Revision 1.1 to Revision 1.2
14
Rev. 1.3
Simplicity Studio
One-click access to MCU and
wireless tools, documentation,
software, source code libraries &
more. Available for Windows,
Mac and Linux!
IoT Portfolio
www.silabs.com/IoT
SW/HW
Quality
www.silabs.com/simplicity
www.silabs.com/quality
community.silabs.com
Disclaimer
Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers
using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific
device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories
reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy
or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply
or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific
written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected
to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no
circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.
Trademark Information
Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations
thereof, "the worlds most energy friendly microcontrollers", Ember, EZLink, EZMac, EZRadio, EZRadioPRO, DSPLL, ISOmodem , Precision32, ProSLIC, SiPHY,
USBXpress and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of
ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.
http://www.silabs.com