SiNTEF Driver 24657
SiNTEF Driver 24657
SiNTEF Driver 24657
MEMO CONCERNS
www.energy.sintef.no
Enterprise No.:
NO 939 350 675 MVA
AN 14.12.77 Open
ELECTRONIC FILE CODE AUTHOR(S) DATE
502000853 2
DIVISION LOCATION LOCAL FAX
An interface for the digital signals between the transistor driver domain and the control system
domain of a three phase inverter is defined as shown in Figure 1. All issues regarding transistor
driving and bridgeleg control are confined to the transistor driver domain. Analog signals for
current, voltage or temperature measurements are not covered by this definition.
A+ Interlock
dt Driver
+
A-
dt Driver
B+
dt Driver
+
Modulators B-
dt Driver
C+
dt Driver
+
C-
dt Driver
Driver
Enable Turn-on delay Galvanic output stage Power transistors
separation
Driver supply failure
Operation
control OK
Short circuit detection
Protection
T0 - T3 Status signals (optional) U DC-link > Umax
functions
Temp > Tmax
R (optional)
Reset (optional)
Structure:
Regulators and modulators are defined to belong to the control circuit side of the interface.
Driver circuits, galvanic isolation, dead time and cross conduction interlock circuits are defined to belong to
the power transistor driver side.
A global active Enable signal must be set to allow any switching. Inactive Enable signal blocks all switching.
Both switches in a bridgeleg can be independently controlled, but interlock logic (at the transistor driver
domain) protects against turning both bridgeleg switches on simultaneously.
ON-signal for both switches in a bridgeleg is defined to set Upper switch ON and Lower switch OFF. This
can be utilized to control a bridgeleg with only one signal.
Faults detected by the driver system give internal shutoff signal. This is reported to the control system by a
missing normally on OK-signal. Diagnostics information can be given by four status signal lines (T0-T3).
Fault latches in the driver system can be cleared by setting a remote Reset signal. (Optional)
Signals:
Signal level: 5V CMOS logic. Active high control signals.
Fail to safe operation is ensured by using active high logic and by using resistors to tie the signal inputs to
signal ground.
Apart from the transistor control signal lines, the Enable and the OK-signal lines must be present. The Reset
signal and the four status signals T0-T3 are optional.
Connectors:
A 16 pin flat cable is used for the interface if both transistor and control system are inside the same box.
For interface connection between separate boxes, 15 pin D-sub connectors are used.
Pin numbering of D-sub connection is derived from D-sub contacts with press-on flat cable connection.
MALE D-sub connector is used at for the termination at the Transistor driver side. A FEMALE D-sub
connector is used at the Control system side. All cables are made as extension leads.
A common + 5V supply is connected through flat cable pin 16. For D-sub connectors, this connection is
broken and local + 5V supply is then used. This segregation enhances the integrity of the + 5V supplies.