Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                

SiNTEF Driver 24657

Download as pdf or txt
Download as pdf or txt
You are on page 1of 2

PROJECT MEMO

MEMO CONCERNS

Driver interface v2.3


SINTEF Energy Research

Address: NO-7465 Trondheim,


NORWAY
DISTRIBUTION
Reception: Sem Sælands vei 11
Telephone: +47 73 59 72 00
Telefax: +47 73 59 72 50

www.energy.sintef.no

Enterprise No.:
NO 939 350 675 MVA

AN NO. CLASSIFICATION REVIEWED BY

AN 14.12.77 Open
ELECTRONIC FILE CODE AUTHOR(S) DATE

080111122647 Kjell Ljøkelsøy 2014-11-29


PROJECT NO. NO. OF PAGES

502000853 2
DIVISION LOCATION LOCAL FAX

Energy systems Sem Sælands vei 11 73594470

An interface for the digital signals between the transistor driver domain and the control system
domain of a three phase inverter is defined as shown in Figure 1. All issues regarding transistor
driving and bridgeleg control are confined to the transistor driver domain. Analog signals for
current, voltage or temperature measurements are not covered by this definition.
A+ Interlock
dt Driver
+
A-
dt Driver

B+
dt Driver
+
Modulators B-
dt Driver

C+
dt Driver
+
C-
dt Driver
Driver
Enable Turn-on delay Galvanic output stage Power transistors
separation
Driver supply failure
Operation
control OK
Short circuit detection
Protection
T0 - T3 Status signals (optional) U DC-link > Umax
functions
Temp > Tmax
R (optional)
Reset (optional)

Driver interface Transistor driver domain


Control system domain

Figure 1 Signal interface between drivers and control system. Overview


This memo is an informal internal document containing information and/or preliminary results which may serve as a basis for final report(s). SINTEF Energy Research accepts no
responsibility for the contents, and results and data presented in the final report(s) may deviate from information contained in this memo without special notification. The present
documentation and its basic ideas may not be used by anyone without SINTEF Energy Research's prior approval.
2

Structure:
 Regulators and modulators are defined to belong to the control circuit side of the interface.
 Driver circuits, galvanic isolation, dead time and cross conduction interlock circuits are defined to belong to
the power transistor driver side.
 A global active Enable signal must be set to allow any switching. Inactive Enable signal blocks all switching.
 Both switches in a bridgeleg can be independently controlled, but interlock logic (at the transistor driver
domain) protects against turning both bridgeleg switches on simultaneously.
 ON-signal for both switches in a bridgeleg is defined to set Upper switch ON and Lower switch OFF. This
can be utilized to control a bridgeleg with only one signal.
 Faults detected by the driver system give internal shutoff signal. This is reported to the control system by a
missing normally on OK-signal. Diagnostics information can be given by four status signal lines (T0-T3).
 Fault latches in the driver system can be cleared by setting a remote Reset signal. (Optional)
Signals:
 Signal level: 5V CMOS logic. Active high control signals.
 Fail to safe operation is ensured by using active high logic and by using resistors to tie the signal inputs to
signal ground.
 Apart from the transistor control signal lines, the Enable and the OK-signal lines must be present. The Reset
signal and the four status signals T0-T3 are optional.
Connectors:
 A 16 pin flat cable is used for the interface if both transistor and control system are inside the same box.
 For interface connection between separate boxes, 15 pin D-sub connectors are used.
 Pin numbering of D-sub connection is derived from D-sub contacts with press-on flat cable connection.
 MALE D-sub connector is used at for the termination at the Transistor driver side. A FEMALE D-sub
connector is used at the Control system side. All cables are made as extension leads.
 A common + 5V supply is connected through flat cable pin 16. For D-sub connectors, this connection is
broken and local + 5V supply is then used. This segregation enhances the integrity of the + 5V supplies.

Status signals. Example of use:


 The status signals T0-T3 are used as hexadecimal status codes.
 The status codes are sorted by priority, giving the most important condition the highest code number.
 If more than one condition is present, the one with the highest number is reported.
 Coding can be done by using a CMOS 4532 priority encoder IC.
 The four status signal lines are defined with inverted logic. This gives all four signal lines Low for the status
code number 0xF (hex). By assigning this code for 5V power supply failure, ambiguous signalling is avoided
at startup, power down, or 5 V failure conditions.

Interface v2.2. Pin numbering: Status coding. Example:

Flatcable. D-sub. Signal. OK T3 T2 T1 T0 HEX. Status.


1 1 Reset. (H) In. Clears fault latches. L │L L L L │ F +5V supply failure / Startup
2 9 Signal ground. L │L L L H │ E Failure Phase A+
3 2 A+ On (H). In. (Blocks A-) L │L L H L │ d Failure Phase B+
4 10 A- On (H). In. (If A+ is Off) L │L L H H │ C Failure Phase C+
5 3 B+ On (H). In. (Blocks B-) L │L H L L │ b Failure Brake chopper.
6 11 B- On (H). In. (If B+ is Off) L │L H L H │ A Failure Phase A-
7 4 C+ On (H). In. (Blocks C-) L │L H H L │ 9 Failure Phase B-
8 12 C- On (H). In. (If C+ is Off) L │L H H H │ 8 Failure Phase C-
9 5 OK-signal (H). Out. L │H L L L │ 7 Signal 7. Overcurrent.
10 13 Status code T3 (Inverted logic). Out L │H L L H │ 6 Signal 6
11 6 Status code T2 (Inverted logic). Out L │H L H L │ 5 Signal 5 Overtemperature
12 14 Status code T1 (Inverted logic). Out L │H L H H │ 4 Signal 4
13 7 Status code T0 (Inverted logic). Out L │H H L L │ 3 Overvoltage.
14 15 Global enable. (H). In. L │H H L H │ 2 Signal 2
15 8 Signal ground. L │H H H L │ 1 Signal 1, Main contactor open
16 - +5V, Power supply. (Not D-sub.) H │H H H H │ 0 OK, Ready.
Revisions:
Jan.1990: Version 1 Bridgeleg control only.
Jan. 1994: Version 2 Pin redefinition. Independent bridgeleg transistor control introduced.
Sept.1997: Version. 2.1. Description is rewritten. No physical changes.
March 2000: Version 2.2.: Pin 1 is changed from Screen to n.c, Reserved.
Nov. 2014: Version 2.3. Pin 1 is redefined to remote Reset.
502000853 AN 14.12.77

You might also like