TLV2186 Precision, Rail-to-Rail Input and Output, 24-V, Zero-Drift Operational Amplifier
TLV2186 Precision, Rail-to-Rail Input and Output, 24-V, Zero-Drift Operational Amplifier
TLV2186 Precision, Rail-to-Rail Input and Output, 24-V, Zero-Drift Operational Amplifier
TLV2186
SBOS947 – JULY 2019
TLV2186 Precision, Rail-to-Rail Input and Output, 24-V, Zero-Drift Operational Amplifier
1 Features 3 Description
1• High precision: The TLV2186 is a low-power, 24-V, rail-to-rail input
and output zero-drift operational amplifier (op amp).
– Offset drift: 0.1 μV/°C The TLV2186 features only 10 µV of offset voltage
– Low offset voltage: 10 μV (typical) and 0.1 µV/°C of offset voltage drift over
• Low quiescent current: 90 µA temperature (typical). This device is a great choice for
precision instrumentation, signal measurement, and
• Excellent dynamic performance:
active filtering applications.
– Gain bandwidth: 750 kHz
Low quiescent current consumption (90 μA) makes
– Slew rate: 0.35 V/µs the TLV2186 an excellent option for power-sensitive
• Robust design: applications, such as battery-powered instrumentation
– RFI/EMI filtered inputs and portable systems.
• Rail-to-rail input/output Moreover, the high common-mode architecture along
• Supply range: 4.5 V to 24 V with low offset voltage allows for high-side current
shunt monitoring at the positive rail. This device also
2 Applications provides robust ESD protection during shipment,
handling, and assembly.
• Precision high-side current sensing
The device is specified for operation from –40°C to
• Bridge amplifier +125°C.
• Strain gauge
• Temperature measurement Device Information(1)
• Resistance temperature detector PART NUMBER PACKAGE BODY SIZE (NOM)
TLV2186 SOIC (8) 4.90 mm × 3.90 mm
• Weigh scale
• Thermal meter (1) For all available packages, see the package option addendum
at the end of the data sheet.
• Power supply
High-Side Current Shunt Monitor Application VOS vs Input Common Mode Voltage
RS 4
3
Input-referred Offset Voltage (µV)
6 V to 24 V
2
1
0
Microcontroller -1
Battery / -2
Power
TLV2186 ADC -3
Supply
+ 0 V to 5 V
-4
-5
-6
-12.5 -10 -7.5 -5 -2.5 0 2.5 5 7.5 10 12.5
Input Common-mode Voltage (V)
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TLV2186
SBOS947 – JULY 2019 www.ti.com
Table of Contents
1 Features .................................................................. 1 8 Application and Implementation ........................ 20
2 Applications ........................................................... 1 8.1 Application Information............................................ 20
3 Description ............................................................. 1 8.2 Typical Applications ................................................ 22
4 Revision History..................................................... 2 9 Power Supply Recommendations...................... 27
5 Pin Configuration and Functions ......................... 3 10 Layout................................................................... 28
6 Specifications......................................................... 4 10.1 Layout Guidelines ................................................. 28
6.1 Absolute Maximum Ratings ...................................... 4 10.2 Layout Example .................................................... 29
6.2 ESD Ratings.............................................................. 4 11 Device and Documentation Support ................. 30
6.3 Recommended Operating Conditions....................... 4 11.1 Device Support...................................................... 30
6.4 Thermal Information .................................................. 4 11.2 Documentation Support ........................................ 30
6.5 Electrical Characteristics........................................... 5 11.3 Receiving Notification of Documentation Updates 30
6.6 Typical Characteristics .............................................. 6 11.4 Community Resources.......................................... 31
7 Detailed Description ............................................ 14 11.5 Trademarks ........................................................... 31
7.1 Overview ................................................................. 14 11.6 Electrostatic Discharge Caution ............................ 31
7.2 Functional Block Diagram ....................................... 14 11.7 Glossary ................................................................ 31
7.3 Feature Description................................................. 15 12 Mechanical, Packaging, and Orderable
7.4 Device Functional Modes........................................ 19 Information ........................................................... 31
4 Revision History
DATE REVISION NOTES
July 2019 * Initial release
D Package
8-Pin SOIC
Top View
OUT A 1 8 V+
±IN A 2 7 OUT B
+IN A 3 6 ±IN B
V± 4 5 +IN B
Not to scale
Pin Functions
PIN
I/O DESCRIPTION
NAME NO.
–IN A 2 I Inverting input channel A
+IN A 3 I Noninverting input channel A
–IN B 6 I Inverting input channel B
+IN B 5 I Noninverting input channel B
OUT A 1 O Output channel A
OUT B 7 O Output channel B
V– 4 — Negative supply
V+ 8 — Positive supply
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
VS Supply voltage, VS = (V+) – (V–) 26 V
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Theseare stress ratings
only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended
OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.
(2) Short-circuit to ground, one amplifier per package.
(1) JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(V–) – 0.1 < VCM < (V+) + 0.1 V, VS = ±2.25 V 108 126
TA = –40℃ to +125℃ VS = ±12 V 110 134
Common-mode rejection
CMRR dB
ratio VS = ±2.25 V 106 114
(V–) – 0.1 < VCM < (V+) + 0.1 V,
TA = –40℃ to +125℃ VS = ±12 V 106 120
FREQUENCY RESPONSE
GBW Gain-bandwidth product 750 kHz
SR Slew rate 1-V step, G = 1 0.35 V/μs
tS Settling time To 0.1%, 1-V step , G = 1 7.5 μs
Overload recovery time VIN × gain > VS 10 μs
INPUT CAPACITANCE
ZID Differential 100 || 5 MΩ || pF
ZICM Common-mode 50 || 2.5 GΩ || pF
OPEN-LOOP GAIN
(V–) + 0.3 V < VO < (V+) –
120 140
0.3 V, RL = 10 kΩ
(V–) + 0.3 V < VO < (V+) –
0.3 V, RL = 10 kΩ, TA = 120 134
–40°C to 125°C
AOL Open-loop voltage gain VS = ±12 V dB
(V–) + 0.65 V < VO < (V+) –
120 140
0.65 V, RL = 2 kΩ
(V–) + 0.65 V < VO < (V+) –
0.65 V, RL = 2 kΩ, TA = 120 134
–40°C to 125°C
OUTPUT
No load 5 20
50 30
45 27
40 24
35 21
Amplifiers (%)
Amplifiers (%)
30 18
25 15
20 12
15 9
10 6
5 3
0 0
-50 -40 -30 -20 -10 0 10 20 30 40 50 -1 -0.8 -0.6 -0.4 -0.2 0 0.2 0.4 0.6 0.8 1
Input Offset Voltage (uV) Input Offset Voltage Drift (µV/qC)
Figure 1. Offset Voltage Distribution Figure 2. Offset Voltage Drift (-40°C to 125C°C)
50 80
45 72
40 64
35 56
Amplifiers (%)
Amplifiers (%)
30 48
25 40
20 32
15 24
10 16
5 8
0 0
-0.6
-0.5
-0.4
-0.3
-0.2
-0.1
0.1
0.2
0.3
0.4
0.5
0.6
4
2
3
Offset Voltage (µV)
1
0
2
-1
1
-2
-3 0
-4
-1
-5
-6 -2
-12.5 -10 -7.5 -5 -2.5 0 2.5 5 7.5 10 12.5 4 6 8 10 12 14 16 18 20 22 24
Input Common-mode Voltage (V) Supply Voltage (V)
Figure 5. Offset Voltage vs Common-Mode Voltage Figure 6. Offset Voltage vs Supply Voltage
120 120
10
Gain (dB)
Gain (dB)
Phase (q)
90 90
60 60
0
30 30
-10
0 0
Figure 7. Open-Loop Gain and Phase vs Frequency Figure 8. Closed-Loop Gain vs Frequency
2.7 12
Ibn
2.4 10
Ibp
2.1 Ios 8
6
1.8
Output Voltage (V)
Input Current (nA)
4
1.5
2
1.2
0
0.9
-2
0.6
-4
-40qC
0.3 -6 25qC
0 85qC
-8
125qC
-0.3 -10
-40 -20 0 20 40 60 80 100 120 140 0 2.5 5 7.5 10 12.5 15 17.5 20 22.5 25
Temperature (qC) Output Current (mA)
Figure 9. Input Bias Current and Offset Current vs Figure 10. Output Voltage Swing vs Output Current
Temperature (Sourcing)
12.5 160
-40qC PSRR
10 25qC 140 PSRR
7.5 85qC CMRR
125qC 120
Rejection Ratio (dB)
5
Output Voltage (V)
2.5 100
0 80
-2.5 60
-5
40
-7.5
-10 20
-12.5 0
0 3 6 9 12 15 18 21 24 27 100m 1 10 100 1k 10k 100k 1M 10M
Output Current (mA) Frequency (Hz)
Figure 11. Output Voltage Swing vs Output Current Figure 12. CMRR and PSRR vs Frequency
(Sinking)
145
135
150
130
125
140
120
115 130
110
105 120
-40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 5 20 35 50 65 80 95 110 125
Temperature (qC) Temperature (qC)
100
10
Time (1 s/div) 100m 1 10 100 1k 10k 100k
Frequency (Hz)
Figure 15. 0.1-Hz to 10-Hz Voltage Noise Figure 16. Input Voltage Noise Spectral Density vs
Frequency
1 -40 1 -40
Noise (dB)
G= 1, RL = 10 k: G= 1, RL = 10 k:
G= 1, RL = 2 k: G= 1, RL = 2 k:
G= 1, RL = 10 k: G= 1, RL = 10 k:
0.1 G= 1, RL = 2 k: -60 G= 1, RL = 2 k:
0.1 -60
Total Harmonic Distortion
Total Harmonic Distortion
Total Harmonic Distortion
0.01 -80
0.01 -80
0.001 -100
Figure 19. Quiescent Current vs Supply Voltage Figure 20. Quiescent Current vs Temperature
180 180
Open-loop Gain (dB)
140 140
120 120
-40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 5 20 35 50 65 80 95 110 125
Temperature (qC) Temperature (qC)
RL = 2 kΩ
Figure 21. Open-Loop Gain vs Temperature Figure 22. Open-Loop Gain vs Temperature
1000 40
RISO = 0 :
Open-Loop Output Impedance, ZO (:)
35 RISO = 25 :
100 RISO = 50 :
30
Overshoot ( )
10
25
20
1
15
0.1
10
0.01 5
10 100 1k 10k 100k 1M 10 100 1000
Frequency (Hz) Capactiance (pF)
Figure 23. Open-Loop Output Impedance vs Frequency Figure 24. Small-Signal Overshoot vs Capacitive Load
Voltage (5 V/div)
Overshoot ( )
60
40
20
0
10 100 1000 Time (100 Ps/div)
Capactiance (pF)
Figure 25. Small-Signal Overshoot vs Capacitive Load Figure 26. No Phase Reversal
VIN
VOUT
Voltage (5 V/div)
Voltage (5 V/div)
VIN
VOUT
Figure 27. Positive Overload Recovery Figure 28. Negative Overload Recovery
VIN VIN
VOUT VOUT
Voltage (5 mV/div)
Voltage (5 mV/div)
Figure 29. Small-Signal Step Response Figure 30. Small-Signal Step Response
Voltage (2 V/div)
Time (10 Ps/div) Time (10 Ps/div)
Figure 31. Large-Signal Step Response Figure 32. Large-Signal Step Response
65
Falling
60 Rising
55
50 Output (1 mV/div)
Phase Margin (q)
45
40
35
30
25
20
15
10 100 1000 Time (5 Ps/div)
CLOAD (pF)
1-V step, 0.1% settling
Figure 33. Phase Margin vs Capacitive Load Figure 34. Settling Time
32 30
31 Sinking VS = r12 V
Sourcing VS = r2.25 V
30 25
Short Circuit Current (mA)
29
Output Voltage (VPP)
28 20
27
26 15
25
24 10
23
22 5
21
20 0
-40 -20 0 20 40 60 80 100 120 1 10 100 1k 10k 100k 1M
Temperature (qC) Frequency (Hz)
Figure 35. Short Circuit Current vs Temperature Figure 36. Maximum Output Voltage vs Frequency
150 -80
125 -100
100 -120
75 -140
50 -160
25 -180
10M 100M 1G 10G 1k 10k 100k 1M
Frequency (Hz) Frequency (Hz)
7 Detailed Description
7.1 Overview
The TLV2186 operational amplifier combines precision offset and drift with excellent overall performance, making
the device a great choice for a wide variety of precision applications. The precision offset drift of only 0.1 µV/°C
provides stability over the entire operating temperature range of –40°C to +125°C. In addition, this device offers
excellent linear performance with high CMRR, PSRR, and AOL. As with all amplifiers, applications with noisy or
high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1-µF
capacitors are adequate. See the Layout Guidelines section for details and a layout example.
The TLV2186 is part of a family of zero-drift, MUX-friendly, rail-to-rail output operational amplifiers. This device
operates from 4.5 V to 24 V, is unity-gain stable, and is designed for a wide range of general-purpose and
precision applications. The zero-drift architecture provides ultra-low input offset voltage and near-zero input offset
voltage drift over temperature and time. This choice of architecture also offers outstanding ac performance, such
as ultra-low broadband noise, zero flicker noise, and outstanding distortion performance when operating below
the chopper frequency.
C2
Notch
CHOP1 GM1 CHOP2 Filter GM2 GM3
GM_FF
C1
VIN (V)
VOUT (V)
Voltage (5 V/div)
150
EMIRR IN+ (dB)
125
100
75
50
25
10M 100M 1G 10G
Frequency (Hz)
The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational
amplifiers. An adverse effect that is common to many op amps is a change in the offset voltage as a result of RF
signal rectification. An op amp that is more efficient at rejecting this change in offset as a result of EMI has a
higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this
section provides the EMIRR +IN, which specifically describes the EMIRR performance when the RF signal is
applied to the noninverting input pin of the op amp. In general, only the noninverting input is tested for EMIRR for
the following three reasons:
• Op amp input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the
supply or output pins.
• The noninverting and inverting op amp inputs have symmetrical physical layouts and exhibit nearly matching
EMIRR performance
• EMIRR is more simple to measure on noninverting pins than on other pins because the noninverting input
terminal can be isolated on a PCB. This isolation allows the RF signal to be applied directly to the
noninverting input terminal with no complex interactions from other components or connecting PCB traces.
High-frequency signals conducted or radiated to any pin of the operational amplifier may result in adverse
effects, as the amplifier would not have sufficient loop gain to correct for signals with spectral content outside the
bandwidth. Conducted or radiated EMI on inputs, power supply, or output may result in unexpected dc offsets,
transient voltages, or other unknown behavior. Take care to properly shield and isolate sensitive analog nodes
from noisy radio signals and digital clocks and interfaces.
The EMIRR +IN of the TLV2186 is plotted versus frequency as shown in Figure 40. The TLV2186 unity-gain
bandwidth is 750 kHz. EMIRR performance below this frequency denotes interfering signals that fall within the op
amp bandwidth.
±
Low-Pass
50
Filter
+
RF Source Digital
V± Sample /
DC Bias: 0 V Multimeter
Averaging
Modulation: None (CW)
Frequency Sweep: 201 pt. Log Not shown: 0.1 µF and 10 µF supply decoupling
RF
V+
RI
IN ESD Current-
Steering Diodes
(3) Op Amp OUT
RS
+IN Core
Edge-Triggered ESD
Absorption Circuit RL
ID
(1)
VIN
V±
(2)
TVS
Figure 42. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application
18 Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated
Figure 42 shows a specific example where the input voltage (VIN) exceeds the positive supply voltage (V+) by
500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If V+ can sink the
current, one of the upper input steering diodes conducts and directs current to +VS. Excessively high current
levels can flow with increasingly higher VIN. As a result, the data sheet specifications recommend that
applications limit the input current to 10 mA.
If the supply is not capable of sinking the current, VIN may begin sourcing current to the operational amplifier, and
then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to
levels that exceed the operational amplifier absolute maximum ratings.
Another common question involves what happens to the amplifier if an input signal is applied to the input while
the power supplies V+ or V– are at 0 V. Again, this question depends on the supply characteristic while at 0 V, or
at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational
amplifier supply current may be supplied by the input source through the current-steering diodes. This state is not
a normal bias condition; the amplifier most likely does not operate normally. If the supplies are low impedance,
then the current through the steering diodes can become quite high. The current level depends on the ability of
the input source to deliver current, and any resistance in the input path.
If there is any uncertainty about the ability of the supply to absorb this current, external zener diodes must be
added to the supply pins, as shown in Figure 42. The zener voltage must be selected such that the diode does
not turn on during normal operation. However, the zener voltage must be low enough so that the zener diode
conducts if the supply pin begins to rise above the safe operating supply voltage level.
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
(A) Noise in Noninverting Gain Configuration Noise at the output is given as EO, where
R1 R2
'1 = l1 + p „ ¨:A5 ;2 + :A0 ;2 + kA41 æ42 o + :E0 „ 45 ;2 + lE0 „ d hp
41 „ 42 2
:1; > 84/5 ?
42 2
41 41 + 42
GND ±
:2; A5 = ¥4 „ G$ „ 6(-) „ 45 d h
EO 8
+ Thermal noise of RS
¾*V
RS
:3; A41 æ42 = ¨4 „ G$ „ 6(-) „ d h d h
41 „ 42 8
Thermal noise of R1 || R2
41 + 42 ¾*V
+
:4; G$ = 1.38065 „ 10F23 d h
VS ,
± Boltzmann Constant
-
Source
:5; 6(-) = 237.15 + 6(°%) >-? Temperature in kelvins
GND
(B) Noise in Inverting Gain Configuration Noise at the output is given as EO, where
R1 R2
:45 + 41 ; „ 42
'1 = l1 + p „ ¨:A0 ;2 + kA41 +45 æ42 o + FE0 „ H
2
:6; IG > 84/5 ?
42 2
45 + 41 45 + 41 + 42
RS ±
:45 + 41 ; „ 42
EO
:7; A41 +45 æ42 = ¨4 „ G$ „ 6(-) „ H I d h
+ 8
+
45 + 41 + 42 ¾*V Thermal noise of (R1 + RS) || R2
VS
d h
±
:8; G$ = 1.38065 „ 10F23
GND ,
Source Boltzmann Constant
-
GND :9; 6(-) = 237.15 + 6(°%) >-? Temperature in kelvins
(1) en is the voltage noise spectral density of the amplifier. For the TLV2186 series of operational amplifiers, en = 38 nV/
√Hz at 1 kHz.
(2) For additional resources on noise calculations visit TI Precision Labs.
+
24 V IL
± Load Current
R1 R2
+ 24 V ±
± VO
R3
+ TLV2186
R1 = R3, R2 = R4 R4
+ IL
24 V Load Current
± 1 A to 11 A
R1 = 1 k R2 = 30 k
+ 24 V ± + 3.3 V ±
±
R3 = 1 k µController
ADC
+ TLV2186
R4 = 30 k VO = 300 mV to 3.3 V
+ IL
24 V Load Current
± 0 A to 11 A
R1 = 1 k R2 = 30 k
+ 24 V ±
VO = 0 V to 3.3 V
100 nF
±
R3 = 1 k
+ TLV2186
RL = 10 k
R4 = 30 k
The TLV2186 output, as well as other CMOS output amplifiers, often swing closer to 0 V than the linear output
parameters suggest. The Electrical Characteristics table lists under the OUTPUT subsection VO, which is an
output slam to the rail measure. It is not an indication of the linear output range, but instead how close the output
can move towards the supply rail. In that region, the amplifier output approaches saturation, and the amplifier
ceases to operate linearly. Thus, in the current-monitor application, the current-measurement capability may
continue well below the 300 mV output level. However, keep in mind that the linearity errors are becoming large.
Lastly, some notes about maximizing the high-side current monitor performance:
• All resistor values are critical for accurate gain results. The resistor pairs of [R1 and R3] and [R2 and R4]
must be matched as closely as possible to minimize common-mode mismatch error. Use a 0.1% tolerance, or
better. Often, selecting two adjacent resistors on a reel provides close matching compared to random
selection.
• Keep the closed-loop gain, GA, to which the TLV2186 difference amplifier is set, to a reasonable value. Doing
so reduces gain error and can be used to maximize bandwidth. A GA of 30 V/V is used in the example.
• Although current monitoring is often used for monitoring dc supply currents, ac current can also be monitored.
The –3-dB bandwidth, or upper cutoff frequency, of the circuit of is:
GBW
fH
Noise Gain
where
• GBW is the amplifier unity gain bandwidth; 750 kHz for the TLV2186.
• Noise gain is equal to the gain as seen looking into the op amp noninverting input, as shown in Equation 5. (4)
R2
GNG 1
R1 (5)
R R
+5V
VOUT
R R
VREF
Load
15 V
+
VOUT = ILOAD * RSHUNT(1 + RF / RIN)
TLV2186 VOUT
ILOAD RSHUNT ± VOUT / ILOAD= 1 V / 49.75 mA
100 m
RIN RF
100 20 k
CF
150 pF
R2
49.1 kŸ
R3
60.4 kŸ
R1
4.99 kŸ
0°C = 0 V
TLV2186 V OUT
200°C = 5 V
R5
(1)
105.8 kŸ
RTD
Pt100 R4
1 kŸ
CAUTION
Supply voltages larger than 40 V can permanently damage the device (see the
Absolute Maximum Ratings).
Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or
high-impedance power supplies. For more detailed information on bypass capacitor placement, see the Layout
section.
10 Layout
R3
IN±
C4 1 NC NC 8 +V
1 NC NC 8
R1 R1
IN± 2 ±IN ± V+ 7 2 ±IN V+ 7
C2
Place components C1 Use a low-
close to device and to ESR,ceramic bypass
each other to reduce capacitor
parasitic errors C2
Figure 51. Operational Amplifier Board Layout for Difference Amplifier Configuration
NOTE
These files require that either the TINA software (from DesignSoft™) or TINA-TI™
software be installed. Download the free TINA-TI™ software from the TINA-TI™ folder.
11.5 Trademarks
TINA-TI, E2E are trademarks of Texas Instruments.
Bluetooth is a registered trademark of Bluetooth SIG, Inc.
TINA, DesignSoft are trademarks of DesignSoft, Inc.
All other trademarks are the property of their respective owners.
11.6 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
11.7 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 6-Feb-2020
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
TLV2186IDR ACTIVE SOIC D 8 2500 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 125 T2186
& no Sb/Br)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 11-Mar-2020
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 11-Mar-2020
Pack Materials-Page 2
PACKAGE OUTLINE
D0008A SCALE 2.800
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A PIN 1 ID AREA
6X .050
[1.27]
8
1
.189-.197 2X
[4.81-5.00] .150
NOTE 3 [3.81]
4X (0 -15 )
4
5
8X .012-.020
B .150-.157 [0.31-0.51]
.069 MAX
[3.81-3.98] .010 [0.25] C A B [1.75]
NOTE 4
.005-.010 TYP
[0.13-0.25]
4X (0 -15 )
SEE DETAIL A
.010
[0.25]
.004-.010
0 -8 [0.11-0.25]
.016-.050
[0.41-1.27] DETAIL A
(.041) TYPICAL
[1.04]
4214825/C 02/2019
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM SEE
DETAILS
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
EXPOSED
METAL EXPOSED
METAL
.0028 MAX .0028 MIN
[0.07] [0.07]
ALL AROUND ALL AROUND
4214825/C 02/2019
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55] SYMM
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
5 [0.05]
4
6X (.050 )
[1.27]
(.213)
[5.4]
4214825/C 02/2019
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated