300-W Stereo / 400-W Mono Purepath™ HD Digital-Input Power Stage
300-W Stereo / 400-W Mono Purepath™ HD Digital-Input Power Stage
300-W Stereo / 400-W Mono Purepath™ HD Digital-Input Power Stage
1FEATURES APPLICATIONS
23 • PurePath™ HD Enabled Integrated Feedback • Mini Combo System
Provides: • AV Receivers
– Signal Bandwidth up to 80 kHz for High- • DVD Receivers
Frequency Content From HD Sources • Active Speakers
– Ultralow 0.03% THD at 1 W Into 4 Ω
– Flat THD at All Frequencies for Natural DESCRIPTION
Sound The TAS5631B is a high-performance PWM input
– 80-dB PSRR (BTL, No Input Signal) class-D amplifier with integrated closed-loop
feedback technology (known as PurePath HD
– >100-dB (A-weighted) SNR
technology) with the ability to drive up to 300 W (1)
– Click- and Pop-Free Start-Up stereo into 4-Ω to 8-Ω speakers from a single 50-V
• Multiple Configurations Possible on the Same supply.
PCB With Stuffing Options: PurePath HD technology enables traditional AB-
– Mono Parallel Bridge-Tied Load (PBTL) amplifier performance (<0.03% THD) levels while
– Stereo Bridge-Tied Load (BTL) providing the power efficiency of traditional class-D
amplifiers.
– 2.1 Single-Ended Stereo Pair and Bridge-
Tied Load Subwoofer Unlike traditional class-D amplifiers, the distortion
– Quad Single-Ended Outputs curve does not increase until the output levels move
into clipping. PurePath HD™
• Total Output Power at 10% THD+N
PurePath HD technology enables lower idle losses,
– 400 W per Channel in Mono PBTL
making the device even more efficient.
Configuration
– 300 W per Channel in Stereo BTL Note 1. Achievable output power levels are
Configuration dependent on the thermal configuration of the target
– 145 W per Channel in Quad Single-Ended application. A high-performance thermal interface
Configuration material between the package exposed heat slug
• High-Efficiency Power Stage (>88%) With 60- and the heat sink should be used to achieve high
mΩ Output MOSFETs output-power levels.
• Two Thermally Enhanced Package Options:
– PHD (64-Pin QFP) ♫♪
DIGITAL TAS5518C TM
– DKD (44-Pin PSOP3) AUDIO Digital PWM PurePath HD
Processor TAS5630
TAS5631B
• Self-Protection Design (Including
INPUT
♫♪
Undervoltage, Overtemperature, Clipping, and
Short-Circuit Protection) With Error Reporting
• EMI Compliant When Used With
Recommended System Design
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2 PurePath HD is a trademark of Texas Instruments.
3 All other trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 2010–2012, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
TAS5631B
SLES263C – NOVEMBER 2010 – REVISED SEPTEMBER 2012 www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
DEVICE INFORMATION
Pin Assignment
Both package types contains a heat slug that is located on the top side of the device for convenient thermal
coupling to the heat sink.
GVDD_B
GVDD_A
PVDD_A
PVDD_A
GND_A
OUT_A
OUT_A
BST_A
GND
GND
VDD
NC
NC
NC
NC
PSU_REF 1 44 GVDD_AB
VDD 2 43 BST_A
OC_ADJ 3 42 PVDD_A
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
RESET 4 41 PVDD_A
OC_ADJ 1 48 GND_A
RESET C_STARTUP 5 40 OUT_A
2 47 GND_B
C_STARTUP 3 46 GND_B INPUT_A 6 39 OUT_A
INPUT_A 4 45 OUT_B INPUT_B 7 38 GND_A
INPUT_B 5 44 OUT_B VI_CM 8 37 GND_B
VI_CM 6 43 PVDD_B
GND 9 36 OUT_B
44 pins PACKAGE
GND 7 42 PVDD_B
AGND 8 41 BST_B AGND 10 35 PVDD_B
(TOP VIEW)
VREG 9 40 BST_C VREG 11 34 BST_B
INPUT_C 10 39 PVDD_C
INPUT_D 11 38 PVDD_C INPUT_C 12 33 BST_C
TEST 12 37 OUT_C INPUT_D 13 32 PVDD_C
NC 13 36 OUT_C TEST 14 31 OUT_C
NC 14 35 GND_C
15 34 GND_C
_ NC 15 30 GND_C
SD 64-pins QFP package
OTW1 16 33 GND_D NC 16 29 GND_D
26
17
18
19
20
21
22
23
24
25
27
28
29
30
31
32
SD 17 28 OUT_D
OTW 18 27 OUT_D
READY 19 26 PVDD_D
OTW2
READY
M1
M2
M3
GND
GND
GVDD_C
GVDD_D
BST_D
OUT_D
OUT_D
PVDD_D
PVDD_D
GND_D
CLIP
M1 20 25 PVDD_D
M2 21 24 BST_D
M3 22 23 GVDD_CD
Electrical Pin 1
Pin 1 Marker
White Dot
(1) The 1N and 2N naming convention is used to indicate the number of PWM lines to the power stage per channel in a specific mode.
(2) INPUT_C and INPUT_D are used to select between a subset of AD and BD mode operations in PBTL mode.
THERMAL INFORMATION
TAS5631B
THERMAL METRIC (1) (2) UNITS
PHD (64 Pins) DKD (44 Pins)
θJA Junction-to-ambient thermal resistance 8.5 9.3
θJCtop Junction-to-case (top) thermal resistance 0.2 0.6
θJB Junction-to-board thermal resistance 20.6 3.7
°C/W
ψJT Junction-to-top characterization parameter 0.2 1.3
ψJB Junction-to-board characterization parameter 0.73 3.5
θJCbot Junction-to-case (bottom) thermal resistance 8.2 19.1
(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(2) Thermal model data was performed using a 40 x 40 x 90mm heat-sink
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
Web site at www.ti.com.
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) These voltages represents the dc voltage + peak ac waveform measured at the terminal of the device in all conditions.
(3) Failure to follow good anti-static ESD handling during manufacture and rework contributes to device malfunction. Make sure the
operators handling the device are adequately grounded through the use of ground straps or alternative ESD protection.
(1) Values are for actual measured impedance over all combinations of tolerance, current and temperature and not simply the component
rating.
(2) See additional details for SE and PBTL in the System Design Considerations section.
PIN FUNCTIONS
PIN
Function (1) DESCRIPTION
NAME PHD NO. DKD NO.
AGND 8 10 P Analog ground
BST_A 54 43 P HS bootstrap supply (BST); external 0.033-μF capacitor to OUT_A required
BST_B 41 34 P HS bootstrap supply (BST); external 0.033-μF capacitor to OUT_B required
BST_C 40 33 P HS bootstrap supply (BST); external 0.033-μF capacitor to OUT_C required
BST_D 27 24 P HS bootstrap supply (BST); external 0.033-μF capacitor to OUT_D required
CLIP 18 — O Clipping warning; open drain; active-low
C_STARTUP 3 5 O Start-up ramp requires a charging capacitor of 4.7 nF to AGND.
TEST 12 14 I Connect to VREG node
GND 7, 23, 24, 57, 58 9 P Ground
GND_A 48, 49 38 P Power ground for half-bridge A
GND_B 46, 47 37 P Power ground for half-bridge B
GND_C 34, 35 30 P Power ground for half-bridge C
GND_D 32, 33 29 P Power ground for half-bridge D
GVDD_A 55 — P Gate drive voltage supply requires 0.1-μF capacitor to AGND.
GVDD_B 56 — P Gate drive voltage supply requires 0.1-μF capacitor to AGND.
GVDD_C 25 — P Gate drive voltage supply requires 0.1-μF capacitor to AGND.
GVDD_D 26 — P Gate drive voltage supply requires 0.1-μF capacitor to AGND.
GVDD_AB — 44 P Gate drive voltage supply requires 0.22-μF capacitor to AGND.
GVDD_CD — 23 P Gate drive voltage supply requires 0.22-μF capacitor to AGND.
INPUT_A 4 6 I Input signal for half-bridge A
INPUT_B 5 7 I Input signal for half-bridge B
INPUT_C 10 12 I Input signal for half-bridge C
INPUT_D 11 13 I Input signal for half-bridge D
M1 20 20 I Mode selection
M2 21 21 I Mode selection
M3 22 22 I Mode selection
NC 59–62 – — No connect; pins may be grounded.
NC 13, 14 15, 16 — No connect; pins may be grounded.
OC_ADJ 1 3 O Analog overcurrent programming pin requires resistor to ground.
OTW — 18 O Overtemperature warning signal, open-drain, active-low
OTW1 16 — O Overtemperature warning signal, open-drain, active-low
OTW2 17 — O Overtemperature warning signal, open-drain, active-low
OUT_A 52, 53 39, 40 O Output, half-bridge A
OUT_B 44, 45 36 O Output, half-bridge B
OUT_C 36, 37 31 O Output, half-bridge C
OUT_D 28, 29 27, 28 O Output, half-bridge D
PSU_REF 63 1 P PSU reference requires close decoupling of 4.7 μF to AGND.
Power-supply input for half-bridge A requires close decoupling with 2.2μF capacitor to
PVDD_A 50, 51 41, 42 P
GND_A.
Power-supply input for half-bridge B requires close decoupling with 2.2μF capacitor to
PVDD_B 42, 43 35 P
GND_B.
Power-supply input for half-bridge C requires close decoupling with 2.2µF capacitor to
PVDD_C 38, 39 32 P
GND_C.
Power-supply input for half-bridge D requires close decoupling with 2.2μF capacitor to
PVDD_D 30, 31 25, 26 P
GND_D.
READY 19 19 O Normal operation; open-drain; active-high
RESET 2 4 I Device reset input; active-low
SD 15 17 O Shutdown signal; open-drain, active-low
Power supply for digital voltage regulator requires a 47-μF capacitor in parallel with a 0.1-
VDD 64 2 P
μF capacitor to GND for decoupling.
VI_CM 6 8 O Analog comparator reference node requires close decoupling of 4.7 μF to AGND.
I2C
/CLIP
READY
VI_CM
PSU_REF
C_STARTUP
TAS5518/ *NOTE1
TAS5508/
TAS5086 RESET
VALID BST_A
Bootstrap
BST_B Caps
2-CHANNEL
H-BRIDGE
BTL MODE
BST_C
PVDD_A, B, C, D
Hardwire
GND_A, B, C, D
M2 Bootstrap
Mode
M3 BST_D Caps
OC_ADJ
Control
VREG
AGND
TEST
VDD
GND
8 8 4
VAC
CLIP
READY
OTW1
OTW2
SD
M1
M3
POWER-UP
UVP VREG VREG
RESET
RESET
AGND
TEMP GVDD_A GVDD_C
STARTUP SENSE
GND
CONTROL GVDD_B GVDD_D
C_STARTUP
OVER-LOAD CURRENT
CB3C OC_ADJ
PROTECTION SENSE
4
PVDD_X
4
PPSC OUT_X
4
GND_X
GVDD_A
PWM
ACTIVITY BST_A
DETECTOR
PVDD_A
PWM TIMING
CONTROL GATE-DRIVE OUT_A
RECEIVER CONTROL
GND_A
PSU_REF
GVDD_B
VI_CM
ANALOG - BST_B
LOOP FILTER
INPUT_A +
PVDD_B
PWM TIMING
ANALOG + RECEIVER
CONTROL
CONTROL
GATE-DRIVE OUT_B
LOOP FILTER
INPUT_B -
ANALOG COMPARATOR MUX
GND_B
ANALOG INPUT MUX
4
PVDD_X GVDD_C
AGC
GND
BST_C
INPUT_C
ANALOG - PVDD_C
LOOP FILTER
+ PWM TIMING
CONTROL GATE-DRIVE OUT_C
RECEIVER CONTROL
INPUT_D
ANALOG + GND_C
LOOP FILTER
-
GVDD_D
BST_D
PVDD_D
PWM TIMING
CONTROL GATE-DRIVE OUT_D
RECEIVER CONTROL
GND_D
ELECTRICAL CHARACTERISTICS
PVDD_X = 50V, GVDD_X = 12 V, VDD = 12V, TC (case temperature) = 75°C, fS = 384 kHz, unless otherwise specified.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
INTERNAL VOLTAGE REGULATOR AND CURRENT CONSUMPTION
Voltage regulator, only used as reference
VREG VDD = 12 V 3 3.3 3.6 V
node, VREG
VI_CM Analog comparator reference node, VI_CM 1.5 1.75 1.9 V
Operating, 50% duty cycle 22.5
IVDD VDD supply current mA
Idle, reset mode 22.5
50% duty cycle 12.5
IGVDD_x Gate-supply current per half-bridge mA
Reset mode 1.5
50% duty cycle without output filter or
19.5 mA
IPVDD_x Half-bridge idle current load
Reset mode, no switching 750 μA
OUTPUT-STAGE MOSFETs
Drain-to-source resistance, low side (LS) TJ = 25°C, excludes metallization 60 100 mΩ
RDS(on) resistance,
Drain-to-source resistance, high side (HS) GVDD = 12 V 60 100 mΩ
I/O PROTECTION
Vuvp,G Undervoltage protection limit, GVDD_X, VDD 9.5 V
(1)
Vuvp,hyst 0.6 V
OTW1 (1) Overtemperature warning 1 95 100 105 °C
OTW2 (1) Overtemperature warning 2 115 125 135 °C
(1) Temperature drop needed below OTW temperature for OTW to be inactive after OTW
OTWhyst 25 °C
event
Overtemperature error 145 155 165 °C
OTE (1)
OTE-OTW differential 30 °C
(1)
OTEHYST A reset must occur for SD to be released following an OTE event 25 °C
OLPC Overload protection counter fPWM = 384 kHz 2.6 ms
Nominal peak current in 1-Ω load,
64-pin QFP package (PHD) 15 A
ROCP = 22 kΩ
Overcurrent limit
Nominal peak current in 1-Ω load,
IOC 44-pin PSOP3 package (DKD) 15 A
ROCP = 24 kΩ
Nominal peak current in 1-Ω load,
Overcurrent latched 15 A
ROCP = 47 kΩ
Connected when RESET is active to
Internal pulldown resistor at output of each
IPD provide bootstrap charge. Not used in SE 3 mA
half-bridge
mode.
STATIC DIGITAL SPECIFICATIONS
VIH High-level input voltage 1.9 V
INPUT_X, M1, M2, M3, RESET
VIL Low-level input voltage 1.45 V
Ilkg Input leakage current 100 μA
OTW/SHUTDOWN (SD)
Internal pullup resistance, OTW, OTW1,
RINT_PU 20 26 33 kΩ
OTW2, CLIP, READY, SD to VREG
Internal pullup resistor 3 3.3 3.6
VOH High-level output voltage V
External pullup of 4.7 kΩ to 5 V 4.5 5
VOL Low-level output voltage IO = 4 mA 200 500 mV
Device fanout OTW, OTW1, OTW2, SD,
FANOUT No external pullup 30 devices
CLIP, READY
8Ω 280 8Ω
260
240
1 220
PO − Output Power − W
200
180
160
140
0.1
120
100
80
60
40
0.01 TC = 75°C
TC = 75°C 20 THD+N at 10%
0.005 0
0.02 0.1 1 10 100 400 25 30 35 40 45 50
PO − Output Power − W PVDD − Supply Voltage − V
Figure 1. Figure 2.
65 8Ω
180
Efficiency − %
60
160
55
140 50
45
120
40
100 35
80 30
25
60 20
40 15
10 TC = 25°C
20
TC = 75°C 5 THD+N at 10%
0 0
25 30 35 40 45 50 0 100 200 300 400 500 600 650
PVDD − Supply Voltage − V 2 Channel Output Power − W
Figure 3. Figure 4.
PO − Output Power − W
65 240
Power Loss − W
60 220
55 200
50 180
45 160
40 140
35 120
30
100
25
80
20
15 60
4Ω 4Ω
10 40
6Ω 6Ω
5 8Ω 20 8Ω THD+N at 10%
0 0
0 100 200 300 400 500 600 650 −50−40−30−20−10 0 10 20 30 40 50 60 70 80 90 100110
2 Channel Output Power − W TC − Case Temperature − °C
Figure 5. Figure 6.
NOISE AMPLITUDE
vs
FREQUENCY
+0
-10 TC = 75°C,
-20 VREF = 31.7 V,
-30 Sample Rate = 48 kHz,
-40 FFT Size = 16384
Noise Amplitude - dB
-50
-60
-70
-80
-90
-100
-110
-120
-130 4W
-140
-150
-160
0k 2k 4k 6k 8k 10k 12k 14k 16k 18k 20k 22k
f - Frequency - Hz
Figure 7.
4Ω 140 4Ω
130
120
110
PO − Output Power − W
1
100
90
80
70
60
0.1
50
40
30
20
TC = 75°C
TC = 75°C 10 THD+N at 10%
0.01 0
0.02 0.1 1 10 100 200 25 30 35 40 45 50
PO − Output Power − W PVDD − Supply Voltage − V
Figure 8. Figure 9.
OUTPUT POWER
vs
CASE TEMPERATURE
170
160
150
140
130
120
PO − Output Power − W
110
100
90
80
70
60
50
40
30
20 2Ω
3Ω
10 4Ω THD+N at 10%
0
−10 0 10 20 30 40 50 60 70 80 90 100 110
TC − Case Temperature − °C
Figure 10.
6Ω 6Ω
8Ω 8Ω
400
1 350
PO − Output Power − W
300
250
0.1
200
150
100
0.01
50 TC = 75°C
TC = 75°C THD+N at 10%
0.003 0
0.02 0.1 1 10 100 700 25 30 35 40 45 50
PO − Output Power − W PVDD − Supply Voltage − V
G001 G001
OUTPUT POWER
vs
CASE TEMPERATURE
500
450
400
350
PO − Output Power − W
300
250
200
150
100
3Ω
4Ω
50 6Ω
8Ω THD+N at 10%
0
−10 0 10 20 30 40 50 60 70 80 90 100 110
TC − Case Temperature − °C
G001
Figure 13.
APPLICATION INFORMATION
GVDD/VDD (+12V)
R30 PVDD
1
1 2
C64
3.3R
R31 1000uF
1 2 C40
2
1
1
33nF
3.3R
C25 C26 1 2 L10
1
10uF 100nF 10uH GND
C30 C31 1 2 OUT_LEFT_P
2
100nF 100nF
1
2
2
GND GND C60 R70
C23
2.2uF 3.3R
1
GND 2 1 GND
1 2
C50 C70
VREG 680nF 1nF
4.7uF C74
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
2
1
GND 10nF
R19 +
PSU_REF
PVDD_A
PVDD_A
BST_A
OUT_A
OUT_A
GND_A
GVDD_B
GVDD_A
VDD
NC
NC
NC
NC
GND
GND
2
R18 47k
2 1
/RESET
2
1
1
-
100R C18 C75 GND
100pF R20 GND 10nF
GND 2 1 1 48
2
1 2
OC_ADJ GND_A
1
22.0k 2 47 C51 C71
GND C20 /RESET GND_B 680nF 1nF R71
R10
2 1 GND 2 1 3 46 L11 3.3R
IN_LEFT_P
2
C_STARTUP GND_B GND 10uH
2
100R 4.7nF 4 45 1 2
INPUT_A OUT_B OUT_LEFT_M
2
5 44
C21 INPUT_B OUT_B C61 C41
R11
2 1 GND 2 1 6 43 2.2uF 33nF
IN_LEFT_N VI_CM PVDD_B
1
100R 4.7uF 7 42 PVDD
GND PVDD_B
1
U10
1
8 41 C68 R74
C22 VREG GND AGND BST_B 1000uF 1000uF 47uF C69 3.3R
R12
IN_RIGHT_P
2 1 GND 1 2 9 TAS5631BPHD 40 C65 C66 63V 2.2uF
12
VREG BST_C
GND
2
100R 100nF 10 39 C78
INPUT_C PVDD_C 10nF
2
11 38 GND GND GND GND
2
VREG INPUT_D PVDD_C C62 C42 GND
R13
2 1 12 37 2.2uF 33nF
R_RIGHT_N TEST OUT_C GND
1
100R 13 36 1 2 OUT_RIGHT_P
NC OUT_C
1
14 35 10uH R72
NC GND_C L12 3.3R
15 34
1 2
/SD GND_C
1
GND
16 33 C52 C72
/OTW1 GND_D 680nF 1nF C76
10nF
2
GVDD_C
GVDD_D
2
PVDD_D
PVDD_D
+
GND_D
READY
OUT_D
OUT_D
BST_D
/OTW2
/CLIP
GND
GND
1
M1
M2
M3 C77 GND -
10nF
/SD
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
GND
1 2
/OTW1
1
C63 C53 C73 R73
/OTW2
2.2uF 680nF 1nF 3.3R
L13
/CLIP
2
GND 10uH
1 2
READY
OUT_RIGHT_R
VREG
1 2 PVDD
1
C43 C67
33nF 1000uF
2
R32
GND 1 2
3.3R GND
R33
2 1 GVDD/VDD (+12V)
2
3.3R
C33 C32
100nF 100nF
1
GNDGND
Figure 14. Typical Differential (2N) BTL Application With BD Modulation Filters
3.3R
VDD (+12V) 1 2 GVDD (+12V)
3.3R
1 2 PVDD
1
100nF 100nF 3.3R
1
10uF 100nF 33nF 10uH
1 2 1 2 1000uF 47uF 2.2uF
12
63V 63V 63V
10nF
2
GNDGND GNDGND 63V
1
VREG
2
2.2uF
1
4.7uF 63V
GND
2 1 GND GND GND GND GND
47k
2
100R
2 1 6.3V
/RESET
2
1
54
64
63
62
61
60
59
58
57
56
55
53
52
51
50
49
1
100pF GND
1000uF
BST_A
VDD
PSU_REF
NC
NC
NC
NC
GND
GND
GVDD_B
GVDD_A
OUT_A
OUT_A
PVDD_A
PVDD_A
GND_A
63V
2
GND 22.0k
2 1 GND
100R 1 48
48
2 1 OC_ADJ GND_A
IN_P GND 4.7nF 2 47
2 1 /RESET GND_B OUT_LEFT_P
3 46
6.3V C_STARTUP GND_B GND 10uH
1
GND 4 45 1 2
INPUT_A OUT_B
3.3R
1
100R 5 44
44
2 1 4.7uF INPUT_B OUT_B 2.2uF 1uF
33nF
1 2
IN_N 2 1 43 63V 250V
6 43
VI_CM PVDD_B
1
2
2
6.3V 77 42 1nF 10nF
GND GND PVDD_B 63V 63V
100nF VREG 8 41 +
2
AGND BST_B
1 2 GND
9
VREG
TAS5631BPHD BST_C
40
1
VREG -
GND 10
10 39 GND 1nF 10nF GND
INPUT_C PVDD_C 63V 63V
1
11 38
1 2
VREG INPUT_D PVDD_C 2.2uF 1uF
33nF
12 37 63V 250V
GND TEST OUT_C 10uH
3.3R
2
13 36 1 2
NC OUT_C
2
14 35
35
NC GND_C
15 34 OUT_LEFT_M
/SD GND_C GND
16
16 33
/OTW1 GND_D
GVDD_C
GVDD_D
PVDD_D
PVDD_D
GND_D
READY
OUT_D
OUT_D
BST_D
/OTW2
/CLIP
GND
GND
1
M1
M2
M3
1000uF
63V
27
17
18
19
20
21
22
23
24
25
26
28
29
30
31
32
24
26
28
29
30
31
27
2
1
2.2uF GND
63V
/SD PVDD
1
GND GND
1000uF
/OTW1
VREG 10uH 63V
1 2 1 2
/OTW2
2
33nF
/CLIP
3.3R GND
2 1
READY
3.3R
2 1 2 GVDD (+12V)
2
100nF 100nF
1
GNDGND
Figure 15. Typical Differential (2N) BTL Application With BD Modulation Filters
3.3R
1 2
VDD (+12V)
3.3R
1 2
1
GVDD (+12V)
100nF 100nF
10uF 100nF 33nF 10uH
1 2 1 2
A
2
GND GND GNDGND PVDD
1
VREG
2.2uF
1
4.7uF 63V
2 1 GND
47k GND
2
100R
2 1 6.3V
/RESET
2
1
64
63
62
61
60
59
58
57
54
53
52
51
50
56
55
49
100pF GND
PSU_REF
BST_A
VDD
NC
NC
NC
NC
GND
GND
GVDD_B
GVDD_A
OUT_A
OUT_A
PVDD_A
PVDD_A
GND_A
2
GND 22.0k
2 1
1 48
48
OC_ADJ GND_A
GND 10nF 2 47
47
100R 2 1 /RESET GND_B
2 1 3 46
46
IN_A C_STARTUP GND_B
6.3V GND 10uH
GND 4 45
45 1 2
INPUT_A OUT_B B
2
5 44
44
100R 4.7uF INPUT_B OUT_B 2.2uF
33nF
2 1 2 1 6 43
43 63V
IN_B VI_CM PVDD_B
1
6.3V 7
7 42
42 PVDD
1
GND GND PVDD_B
100nF VREG 8 41
41 3.3R
1
AGND BST_B
IN_C
2
100R
1
1 2 GND
9 TAS5631BPHD 40
40 47uF 2.2uF
12
VREG BST_C 63V 63V
GND 10
10 39
39 10nF
2
INPUT_C PVDD_C 63V
2
11 38
38
2
100R VREG INPUT_D PVDD_C 2.2uF 33nF
2 1 12 37
37 63V
IN_D TEST OUT_C 10uH GND GND GND
1
13 36
36 1 2
NC OUT_C C
14 35
35
NC GND_C
15 34
34
/SD GND_C GND
16
16 33
33
/OTW1 GND_D
GVDD_C
GVDD_D
PVDD_D
PVDD_D
GND_D
READY
OUT_D
OUT_D
BST_D
/OTW2
/CLIP
GND
GND
M1
M2
M3
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
24
26
28
29
30
31
27
1
2.2uF
63V
/SD PVDD
2
GND
/OTW1
VREG 10uH
1 2 1 2
/OTW2 D
33nF
/CLIP
GND 3.3R
2 1
READY GVDD (+12V)
3.3R
1 2
2
100nF 100nF
1
10nF 10nF
63V GNDGND 63V
1 2 1 2
1
3.3R GND 3.3R GND
2
OUT_A_P OUT_B_P
A B
2
1
100nF 100nF
R_COMP
2
R_COMP
1
63V + 63V +
470nF 470nF
1 1
10k
1 2
1 1
10k
1 2
PVDD 250V PVDD 250V
2
2
- -
1
2
470uF 10k 100nF GND 470uF 10k 100nF GND
50V 1% 63V 50V 1% 63V
12
21
12
21
2
OUT_A_M OUT_B_M
1
1
470uF 10k 470uF 10k
50V 1% 3.3R 50V 1% 3.3R
PVDD R_COMP
2
1
2
2
1 2 1 2
50 V 150 kOhm GND GND
63V 63V
10nF GND 10nF GND
49 V 169 kOhm
48 V 191 kOhm 10nF 10nF
47 V 191 kOhm 63V 63V
1 2 1 2
<47 V 196 kOhm
1
1
3.3R GND 3.3R GND
2
2
OUT_C_P OUT_D_P
C D
2
1
100nF 100nF
R_COMP
2
R_COMP
1
63V + 63V +
470nF 470nF
1 1
10k
1 2
1 1
10k
1 2
PVDD 250V PVDD 250V
2
- -
1
2
470uF 10k 100nF GND 470uF 10k 100nF GND
50V 1% 63V 50V 1% 63V
12
21
12
21
2
OUT_C_M OUT_D_M
1
1
470uF 10k 470uF 10k
50V 1% 3.3R 50V 1% 3.3R
2
1
2
2
1 2 1 2
GND GND
63V 63V
10nF GND 10nF GND
GVDD (+12V)
PVDD
1
3.3R
VDD (+12V) 1 2 1000uF
63V
3.3R
2
1 2
1
100nF 100nF GND
10uF 100nF 33nF 10uH
1 2 1 2 OUT_CENTER_P
1
GND GND GNDGND
1
VREG
3.3R
1
2.2uF
1
4.7uF 63V 680nF
1 2
GND 2 1 GND 250V
47k
1
100R
2
2 1 6.3V 1nF 10nF
/RESET
2
1 63V 63V
54
64
63
62
61
60
59
58
57
56
55
53
52
51
50
49
100pF GND +
2
BST_A
VDD
PSU_REF
NC
NC
NC
NC
GND
GND
GVDD_B
GVDD_A
OUT_A
OUT_A
PVDD_A
PVDD_A
GND_A
2
1
-
GND 1nF 10nF GND
GND 22.0k 63V 63V
1
2 1
1 2
1 48
48 680nF
OC_ADJ GND_A 250V
GND 10nF 2 47
3.3R
2
2 1 /RESET GND_B
3 46
2
100R 6.3V C_STARTUP GND_B GND 10uH
2 1 GND 4 45 1 2
IN_CENTER INPUT_A OUT_B
VREG OUT_CENTER_M
2
5 44
44
4.7uF INPUT_B OUT_B 2.2uF
33nF
2 1 6 43
43 63V
VI_CM PVDD_B
1
6.3V 77 42 PVDD
GND PVDD_B
1
GND
100nF VREG 8
AGND TAS5631BPHD BST_B
41 3.3R
1
100R 1 2 GND
2 1 9 40 1000uF 47uF 2.2uF
IN_LEFT
12
VREG BST_C 63V 63V 63V 10nF
GND 10
10 39 10nF 63V
2
INPUT_C PVDD_C 63V 2 1
1
11 38
2
100R VREG INPUT_D PVDD_C 2.2uF 33nF 3.3R
2 1 12 37 63V GND GND GND GND
IN_RIGHT TEST OUT_C 10uH GND
2
13 36 1 2 OUT_LEFT_P
NC OUT_C
1
14 35
35
NC GND_C 100nF
R_COMP
1
15 34 63V +
/SD GND_C GND 470nF
10k
1 1
1 2
16
16 33 PVDD 250V
/OTW1 GND_D
2
-
2
470uF 10k 100nF GND
50V 1% 63V
GVDD_C
GVDD_D
PVDD_D
PVDD_D
GND_D
READY
OUT_D
OUT_D
BST_D
/OTW2
12
21
12
OUT_LEFT_M
/CLIP
GND
GND
470uF 10k
M1
M2
M3
3.3R
50V 1%
2 1
27
17
18
19
20
21
22
23
24
25
26
28
29
30
31
32
2
24
26
28
29
30
31
27
63V
1
GND GND 10nF
2.2uF
VREG 63V 10nF
63V
/SD
2
GND GND 2 1
1
/OTW1
3.3R
1 2 10uH GND
/OTW2
1 2 OUT_RIGHT_P
1 2
33nF
/CLIP
2
3.3R
2 1 100nF
READY R_COMP
1
3.3R 63V +
1 2 470nF
10k
1 1
1 2
PVDD 250V
2
2
-
2
470uF 10k 100nF GND
100nF 100nF
PVDD R_COMP 50V 1% 63V
1
12
21
12
OUT_RIGHT_M
470uF 10k
50 V 150 kOhm 3.3R
GNDGND 50V 1%
49 V 169 kOhm 2 1
2
63V
48 V 191 kOhm 10nF
GND GND
47 V 191 kOhm
PVDD
<47 V 196 kOhm
GVDD (+12V)
Figure 17. Typical 2.1 System (2N) Input BTL and (1N) Input SE Application
R34
2 1 GVDD (+12V)
1.5R
1
C38 C87 PVDD
100nF 100nF
1
2
2
1000uF
VDD (+12V) 63V
GND
2
1
1
C44 C35
10uF 100nF 10uH GND
1 2 OUT_LEFT_P
1
GND GND
C86 3.3R
1
VREG 2 1 680nF
GND
U16
1 2
250V
1
TAS5631BDKD
2
R44 4.7uF 1nF 10nF
R13 47k 100V 100V
2 1 1 44 +
/RESET
2
1 PSU_REF GVDD_AB C33
100R C78 2 43 1 2
VDD BST_A
1
100pF R14 -
2 1 3 42 33nF GND 1nF 10nF GND
GND
2
1
24k 4 41
1 2
/RESET PVDD_A
1
GND C45 680nF
R45
2 1 2 1 5 40 C83 250V
IN_LEFT_P GND C_STARTUP OUT_A 2.2uF
3.3R
2
100R 4.7nF 6 39
2
INPUT_A OUT_A
2
7 38 10uH
C85 INPUT_B GND_A 1 2
R54
2 1 GND 2 1 8 37 OUT_LEFT_M
IN_LEFT_N VI_CM GND_B GND
100R 4.7uF 9 36 PVDD
GND OUT_B
1
1
C42 VREG 10 35
AGND PVDD_B 3.3R
1
R53 GND 1 2 GND C41 C90 1000uF 1000uF
33nF 47uF
2 1 11 34 2 1 2.2uF 2.2uF
IN_RIGHT_P
12
100nF VREG BST_B 63V 100V
63V 63V
12
100R 12 33 2 1 10nF
2
INPUT_C BST_C C91 100V
C37 33nF
13 32 2.2uF GND
2
VREG INPUT_D PVDD_C
R60
2
2 1 14 31 GND GND GND GND
IN_RIGHT_N TEST OUT_C GND
100R 15 30 10uH
NC GND_C 1 2 OUT_RIGHT_P
16 29
NC GND_D
1
17 28
/SD OUT_D
1
GND
3.3R
1
18 27 C34
/OTW OUT_D 2.2uF 680nF
1 2
19 26 250V
2
READY PVDD_D
1
2
20 25 1nF 10nF
VREG M1 PVDD_D 100V 100V
21 24 1 2 +
2
M2 BST_D
22 23 33nF
M3 GVDD_CD
1
C88 -
GND 1nF 10nF GND
100V 100V
1
GND
/SD
1 2
680nF
250V
/OTW
3.3R
2
READY
2
10uH
1 2
OUT_RIGHT_M
PVDD
1
1.5R 1000uF
2 1 63V
R31
2
2
2
100nF 100nF
C89 C84 GND
GVDD (+12V)
1
GND
Figure 18. Typical Differential Input BTL Application With BD Modulation Filters, DKD Package
THEORY OF OPERATION
POWER SUPPLIES
To facilitate system design, the TAS5631B needs only a 12-V supply in addition to the (typical) 50-V power-stage
supply. An internal voltage regulator provides suitable voltage levels for the digital and low-voltage analog
circuitry. Additionally, all circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is
accommodated by built-in bootstrap circuitry requiring only an external capacitor for each half-bridge.
To provide outstanding electrical and acoustical characteristics, the PWM signal path, including gate drive and
output stage, is designed as identical, independent half-bridges. For this reason, each half-bridge has separate
gate-drive supply pins (GVDD_X), bootstrap pins (BST_X), and power-stage supply pins (PVDD_X).
Furthermore, an additional pin (VDD) is provided as a supply for all common circuits. Although supplied from the
same 12-V source, it is highly recommended to separate GVDD_A, GVDD_B, GVDD_C, GVDD_D, and VDD on
the printed-circuit board (PCB) by RC filters (see application diagram for details). These RC filters provide the
recommended high-frequency isolation. Special attention should be paid to placing all decoupling capacitors as
close to their associated pins as possible. In general, inductance between the power supply pins and decoupling
capacitors must be avoided. (See reference board documentation for additional information.)
For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin
(BST_X) to the power-stage output pin (OUT_X). When the power-stage output is low, the bootstrap capacitor is
charged through an internal diode connected between the gate-drive power-supply pin (GVDD_X) and the
bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output
potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM
switching frequencies in the range from 300 kHz to 400 kHz, it is recommended to use 33-nF ceramic capacitors,
size 0603 or 0805, for the bootstrap supply. These 33-nF capacitors ensure sufficient energy storage, even
during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully turned on during the
remaining part of the PWM cycle.
Special attention should be paid to the power-stage power supply; this includes component selection, PCB
placement, and routing. As indicated, each half-bridge has independent power-stage supply pins (PVDD_X). For
optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD_X pin is
decoupled with a 2.2-μF ceramic capacitor placed as close as possible to each supply pin. It is recommended to
follow the PCB layout of the TAS5631B reference design. For additional information on recommended power
supply and required components, see the application diagrams in this data sheet.
The 12-V supply should be from a low-noise, low-output-impedance voltage regulator. Likewise, the 50-V power-
stage supply is assumed to have low output impedance and low noise. The power-supply sequence is not critical
as facilitated by the internal power-on-reset circuit. Moreover, the TAS5631B is fully protected against erroneous
power-stage turnon due to parasitic gate charging. Thus, voltage-supply ramp rates (dV/dt) are non-critical within
the specified range (see the Recommended Operating Conditions table of this data sheet).
Powering Up
The TAS5631B does not require a power-up sequence. The outputs of the H-bridges remain in a high-
impedance state until the gate-drive supply voltage (GVDD_X) and VDD voltage are above the undervoltage
protection (UVP) voltage threshold (see the Electrical Characteristics table of this data sheet). Although not
specifically required, it is recommended to hold RESET in a low state while powering up the device. This allows
an internal circuit to charge the external bootstrap capacitors by enabling a weak pulldown of the half-bridge
output.
Powering Down
The TAS5631B does not require a power-down sequence. The device remains fully operational as long as the
gate-drive supply (GVDD_X) voltage and VDD voltage are above the undervoltage protection (UVP) voltage
threshold (see the Electrical Characteristics table of this data sheet). Although not specifically required, it is a
good practice to hold RESET low during power down, thus preventing audible artifacts including pops or clicks.
ERROR REPORTING
The SD, OTW, OTW1, and OTW2 pins are active-low, open-drain outputs. Their function is for protection-mode
signaling to a PWM controller or other system-control device.
Any fault resulting in device shutdown is signaled by the SD pin going low. Likewise, OTW and OTW2 go low
when the device junction temperature exceeds 125°C and OTW1 goes low when the junction temperature
exceeds 100°C (see the following table).
OTW2,
SD OTW1 DESCRIPTION
OTW
0 0 0 Overtemperature (OTE) or overload (OLP) or undervoltage (UVP)
Overload (OLP) or undervoltage (UVP). Junction temperature higher than 100°C (overtemperature
0 0 1
warning)
0 1 1 Overload (OLP) or undervoltage (UVP)
1 0 0 Junction temperature higher than 125°C (overtemperature warning)
1 0 1 Junction temperature higher than 100°C (overtemperature warning)
1 1 1 Junction temperature lower than 100°C and no OLP or UVP faults (normal operation)
NOTE
Aasserting RESET low forces the SD signal high, independent of faults being present. TI
recommends monitoring the OTW signal using the system microcontroller and responding
to an overtemperature warning signal by, e.g., turning down the volume to prevent further
heating of the device resulting in device shutdown (OTE).
To reduce external component count, an internal pullup resistor to 3.3 V is provided on both SD and OTW
outputs. Level compliance for 5-V logic can be obtained by adding external pullup resistors to 5 V (see the
Electrical Characteristics table of this data sheet for further specifications).
Bootstrap UVP does not shut down according to the table; it shuts down the respective half-bridge.
NOTE
In PBTL mode the device is protected against overload and load shorts, but shorting to
GND or PVDD during high load is not recommended
OVERTEMPERATURE PROTECTION
The two different package options have individual overtemperature protection schemes.
PHD Package
The TAS5631B PHD package option has a three-level temperature-protection system that asserts an active-low
warning signal (OTW1) when the device junction temperature exceeds 100°C (typical), (OTW2) when the device
junction temperature exceeds 125°C (typical) and, if the device junction temperature exceeds 155°C (typical), the
device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z)
state and SD being asserted low. OTE is latched in this case. To clear the OTE latch, RESET must be asserted.
Thereafter, the device resumes normal operation. For highest reliability, the RESET should not be asserted until
OTW1 has cleared.
DKD Package
The TAS5631B DKD package option has a two-level temperature-protection system that asserts an active-low
warning signal (OTW) when the device junction temperature exceeds 125°C (typical) and, if the device junction
temperature exceeds 155°C (typical), the device is put into thermal shutdown, resulting in all half-bridge outputs
being set in the high-impedance (Hi-Z) state and SD being asserted low. OTE is latched in this case. To clear the
OTE latch, RESET must be asserted. It is recommended to wait until OTW has cleared before asserting RESET.
Thereafter, the device resumes normal operation.
DEVICE RESET
When RESET is asserted low, all power-stage FETs in the four half-bridges are forced into a high-impedance
(Hi-Z) state.
In BTL modes, to accommodate bootstrap charging prior to switching start, asserting the reset input low enables
weak pulldown of the half-bridge outputs. In the SE mode, the output is forced into a high-impedance state when
asserting the reset input low. Asserting the reset input low removes any fault information to be signaled on the
SD output, i.e., SD is forced high. A rising-edge transition on the reset input allows the device to resume
operation after an overload fault. To ensure thermal reliability, the rising edge of reset must occur no sooner than
4 ms after the falling edge of SD.
Note T1: PVDD decoupling bulk capacitors C60–C64 should be as close as possible to the PVDD and GND_X pins;
the heat sink sets the distance. Wide traces should be routed on the top layer with direct connection to the pins and
without going through vias. No vias or traces should be blocking the current path.
Note T2: Close decoupling of PVDD with low-impedance X7R ceramic capacitors is placed under the heat sink and
close to the pins. This is valid for C60, C61, C62, and C63.
Note T3: Heat sink must have a good connection to PCB ground.
Note T4: Output filter capacitors must be linear in the applied voltage range, and preferably metal film types.
Note B1: It is important to have a direct, low-impedance return path for high current back to the power supply. Keep
impedance low from top to bottom side of PCB through a lot of ground vias.
Note B2: Bootstrap low-impedance X7R ceramic capacitors placed on bottom side provide a short low-inductance
current loop.
Note B3: Return currents from bulk capacitors and output filter capacitors
REVISION HISTORY
• ChangedRINT_PU parameters From: OTW1 to VREG, OTW2 to VREG, SD to VREG To: OTW, OTW1, OTW2, CLIP,
READY, SD to VREG ......................................................................................................................................................... 10
• Added text to the PHD Package section ............................................................................................................................ 23
• Added text to the DKD Package section ............................................................................................................................ 23
• Deleted - RL = 2 Ω, 10%, THD+N, clipped input signal From PO in the Audio Specification (PBTL) table .......................... 9
www.ti.com 24-Aug-2018
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
TAS5631BDKD ACTIVE HSSOP DKD 44 29 Green (RoHS CU NIPDAU | Call TI Level-4-260C-72 HR 0 to 70 TAS5631B
& no Sb/Br)
TAS5631BDKDR ACTIVE HSSOP DKD 44 500 Green (RoHS CU NIPDAU | Call TI Level-4-260C-72 HR 0 to 70 TAS5631B
& no Sb/Br)
TAS5631BPHD ACTIVE HTQFP PHD 64 90 Green (RoHS CU NIPDAU Level-4-260C-72 HR 0 to 70 TAS5631B
& no Sb/Br)
TAS5631BPHDR ACTIVE HTQFP PHD 64 1000 Green (RoHS CU NIPDAU Level-4-260C-72 HR 0 to 70 TAS5631B
& no Sb/Br)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 24-Aug-2018
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Aug-2018
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Aug-2018
Pack Materials-Page 2
PACKAGE OUTLINE
DKD0044A SCALE 1.000
PowerPAD TM SSOP - 3.6 mm max height
PLASTIC SMALL OUTLINE
C
14.5 SEATING PLANE
TYP
13.9
A 0.1 C
PIN 1 ID AREA
42X 0.65
44
1
EXPOSED
THERMAL PAD
12.7 2X
16.0 12.6
13.65
15.8
NOTE 3
22
23
0.38
44X
(2.95) 0.25
0.12 C A B
5.9
5.8
11.1
B
10.9
NOTE 4
(0.15)
EXPOSED THERMAL PAD
3.6
3.1
(0.28) TYP
SEE DETAIL A
0.35
GAGE PLANE
1.1 0.3
0 -8 0.8 0.1
DETAIL A
TYPICAL
4218846/A 07/2016
PowerPAD is a trademark of Texas Instruments.
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. The exposed thermal pad is designed to be attached to an external heatsink.
www.ti.com
EXAMPLE BOARD LAYOUT
DKD0044A PowerPAD TM SSOP - 3.6 mm max height
PLASTIC SMALL OUTLINE
44X (0.45)
42X (0.65)
SYMM
(R0.05) TYP
22 23
(13.2)
www.ti.com
EXAMPLE STENCIL DESIGN
DKD0044A PowerPAD TM SSOP - 3.6 mm max height
PLASTIC SMALL OUTLINE
44X (2)
SYMM
1
44
44X (0.45)
42X (0.65)
SYMM
(R0.05) TYP
22 23
(13.2)
4218846/A 07/2016
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-
compliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated