Parallel Processing PDF
Parallel Processing PDF
A. bus
C. Both a and b
D. internal wires
Answer: A. bus
A. microprocessor
B. memory
C. peripheral equipment
A. instruction pointer
B. memory pointer
C. data counter
D. file pointer
Answer: A. instruction pointer
A. 8
B. 16
C. 4
D. 32
Answer: A. 8
A. data transfer
B. logic operation
C. arithmetic operation
6) The access time of memory is ............... the time required for performing any single CPU operation.
A. Longer than
B. Shorter than
C. Negligible than
D. Same as
Answer: A. Longer than
7) Memory address refers to the successive memory words and the machine is called as ............
A. word addressable
B. byte addressable
C. bit addressable
A. Symbolic microinstruction
B. binary microinstruction
C. symbolic microinstruction
D. binary micro-program
B. house pipeline
C. both a and b
D. a gas line
11) Processors of all computers, whether micro, mini or mainframe must have
A. ALU
B. Primary Storage
C. Control unit
D. All of above
A. immediate
B. direct
C. indirect
D. register
A. fetch instruction
B. decode instruction
C. fetch operand
D. calculate operand
E. execute instruction
F. all of abve
16) Which of the following code is used in present day computing was developed by IBM corporation?
A. ASCII
B. Hollerith Code
C. Baudot code
D. EBCDIC code
17) When a subroutine is called, the address of the instruction following the CALL instructions stored
in/on the
A. stack pointer
B. accumulator
C. program counter
D. Stack
Answer: D. Stack
A. symbolic microinstruction
B. binary microinstruction
C. symbolic microprogram
D. binary microprogram
B. external
C. hardware
D. Software
Answer: B. external
B) Memory chips
C) Registers
D) I/O devices
22) The output of a gate is low when at least one of its input is low . It is true for
A) AND gate
B) OR gate
C) NAND gate
D) NOR gate
23) Which one of the following is most suitable to make a parity checker
A) AND gate
B) OR gate
C) Exclusive- OR gate
24) What is the minimum number of flip-flops required in a counter to count 100 pulses?
A) Five
B) seven
C) Ten
D) hundred
Answer: B) seven
25. For a RS flip-flop constructed with NAND gates and input R=1 and s=1 the state is
A) Memory state
B) Set state
C) Reset state
D) Unused state
Answer: D) Unused state
A) 3 bit long
B) 5 bit long
C) 7 bit long
D) 9 bit long
A) slow system
B) large system
A. RISC based
B. CISC based
A. telephone line
B. dedicated line
A. 112
B. 200
C. 255
D. 224
Answer: C. 255
34. In a system with a 16 bit address bus, what is the maximum number of 1K byte memory devices it
could contain
A. 16
B. 64
C. 256
D. 65536
Answer: C. 256
B. ROM
C. EPROM
D. ALL
Answer: A. RAM
36. A peripheral is
D. None of above
37. How many bits do you think will be adequate to encode individual character in Devnagari script
A. 12
B. 16
C. 64
D. 10
Answer: D. 10
38. Which of the following bus is used to transfer data from main memory to peripheral device?
A. DMA bus
B. Output bus
C. Data bus
40. CD -RAW is
A. Imaging
B. Graphics
C. Voice
A. Magnetic disks
B. floppy disks
C. Logic gates
D. Integrated Circuits
C. in the memory
D. in the stack
A. computer memory
B. primary storage
C. secondary storage
D. control memory
E. cache memory
Answer: D. control memory
A. fetch instruction
B. decode instruction
C. fetch operand
D. calculate operand
E. execute instruction
B. accumulator
A. 4
B. 2
C. 3
D. 6
Answer: B. 2
A. SISD
B. SIMD
C. MIMD
Answer: A. SISD
50. How many address lines are needed to address each memory location in a 2048X 4 memory chip?
A. 10
B. 11
C. 8
D. 12
Answer: B. 11
51. Who is regarded as the founder of Computer Architecture?
A. Alan Turing
B. Konrad Zuse
A. Size
B. Dynamic behaviour
C. Static behaviour
D. Speed
A. Processor/memory interface
B. Control unit
D. Instruction set
A. Quadratically
B. Linearly
C. Cubicly
D. Exponentially
Answer: D. Exponentially
A. Alan Turing
B. Konrad Zuse
C. J. Presper Eckert
A. Cache
B. Main memory
C. Hard disk
D. Register
57. Which cache miss does not occur in case of a fully associative cache ?
A. Conflict miss
B. Capacity miss
C. Compulsory miss
A. Coherence miss
B. Capacity miss
C. Conflict miss
A. System dumps
B. Physical addresses
C. rogram data
60. Which value has the speedup of a parallel program that achieves an efficiency of 75% on 32
processors?
A. 18
B. 24
C. 16
D. 20
Answer: B. 24
A. instruction execution
B. instruction prefetch
C. instruction decoding
D. instruction manipulation
62. The concept of pipelining is most effective in improving performance if the tasks being performed in
different stages :
C. require different amount of time with time difference between any two tasks being same
D. require different amount with time difference between any two tasks being different
A. Small Algorithm
B. Hash Algorithm
C. Merge-Sort Algorithm
D. Quick-Sort Algorithm
A. processor-printer communication
B. memory-monitor communication
C. pipelining
Answer: C. pipelining
A. Time Complexity
B. Switching Complexity
C. Circuit Complexity
A. LDA
B. NOP
C. BEA
Answer: B. NOP
D. none of the
A. parallel
B. serial
C. random
Answer: B. serial
70. Which one of the following is a characteristic of CISC (Complex Instruction Set Computer)
71. During the execution of the instructions, a copy of the instructions is placed in the ______ .
A. Register
B. RAM
C. System heap
D. Cache
Answer: D. Cache
72. Two processors A and B have clock frequencies of 700 Mhz and 900 Mhz respectively. Suppose A can
execute an instruction with an average of 3 steps and B can execute with an average of 5 steps. For the
execution of the same instruction which processor is faster ?
A. A
B. B
D. Insuffient information
Answer: A. A
73. A processor performing fetch or decoding of different instruction during the execution of another
instruction is called ______ .
A. Super-scaling
B. Pipe-lining
C. Parallel Computation
D. None of these
Answer: B. Pipe-lining
74. For a given FINITE number of instructions to be executed, which architecture of the processor
provides for a faster execution ?
A. ISA
B. ANSA
C. Super-scalar
Answer: C. Super-scalar
75. The clock rate of the processor can be improved by,
B. Takes advantage of the type of processor and reduces its process time.
D. Both a and c
Answer: B. Takes advantage of the type of processor and reduces its process time.
C. Be versatile.
79. As of 2000, the reference system to find the performance of a system is _____ .
A. Ultra SPARC 10
B. SUN SPARC
C. SUN II
D. None of these
80. When Performing a looping operation, the instruction gets stored in the ______.
A. Registers
B. Cache
C. System Heap
D. System stack
Answer: B. Cache
81. The average number of steps taken to execute the set of instructions can be made to be less than
one by following _______ .
A. ISA
B. Pipe-lining
C. Super-scaling
D. Sequential
Answer: C. Super-scaling
82. If a processor clock is rated as 1250 million cycles per second, then its clock period is ________ .
B. 1.6 * 10 ^ -9 sec
D. 8 * 10 ^ -10 sec
83. If the instruction, Add R1,R2,R3 is executed in a system which is pipe-lined, then the value of S is
(Where S is term of the Basic performance equation)
A. 3
B. ~2
C. ~1
D. 6
Answer: C. ~1
85. As of 2000, the reference system to find the SPEC rating are built with _____ Processor.
87. The computer architecture aimed at reducing the time of execution of instructions is ________.
A. CISC
B. RISC
C. ISA
D. ANNA
Answer: B. RISC
88. The Sun micro systems processors usually follow _____ architecture.
A. CISC
B. ISA
C. ULTRA SPARC
D. RISC
Answer: D. RISC
89. The RISC processor has a more complicated design than CISC.
A. True
B. False
Answer: B. False
90. The iconic feature of the RISC machine among the following are
A. Cost
B. Time delay
C. Semantic gap
A. IBM 370/168
B. VAX 11/780
C. Intel 80486
D. Motorola A567
A. RISC
B. CISC
C. ISA
D. IANA
Answer: A. RISC
94. In CISC architecture most of the complex instructions are stored in _____.
A. Register
B. Diodes
C. CMOS
D. Transistors
Answer: D. Transistors
A. CISC
B. RISC
C. ISA
D. IANA
Answer: B. RISC
96. To which class of systems does the von Neumann computer belong?
97. Parallel programs: Which speedup could be achieved according to Amdahl´s law for infinite number
of processors if 5% of a program is sequential and the remaining part is ideally parallel?
A. Infinite speedup
B. 5
C. 20
D. 50
Answer: C. 20
A. Control hazards
B. Data hazards
C. Structural hazards
D. None
99. Which MIMD systems are best scalable with respect to the number of processors?
B. ccNUMA systems
C. nccNUMA systems
D. Symmetric multiprocessors
100. Cache coherence: For which shared (virtual) memory systems is the snooping protocol suited?
A. Crossbar connected systems