Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Voltage- and current-based fault simulation for interconnect open defects

Published: 01 November 2006 Publication History

Abstract

This paper describes a highly accurate and efficient fault simulator for interconnect opens in combinational or full-scan digital CMOS circuits. The analog behavior of the wires with interconnect opens is modeled very efficiently in the vicinity of the defect in order to predict what logic levels the fanout gates will interpret and whether a sufficient IDDQ current will be flowing inside the fanout gates. The fault simulation method is based on characterizing the standard cell library with SPICE, using transistor charge equations for the site of the open, using logic simulation for the rest of the circuit, taking four different factors that can affect the voltage of an open into account, and considering the potential oscillation and sequential behavior of interconnect opens. The tool can simulate test vectors for both voltage and current measurements. Simulation results of ISCAS85 layouts using stuck-at and IDDQ test sets are presented

Cited By

View all
  • (2017)A bridging fault model for line coverage in the presence of undetected transition faultsProceedings of the Conference on Design, Automation & Test in Europe10.5555/3130379.3130603(938-941)Online publication date: 27-Mar-2017
  • (2016)Effectiveness of Low-Voltage Testing to Detect Interconnect Open Defects Under Process VariationsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2015.239793424:1(378-382)Online publication date: 1-Jan-2016
  • (2009)Partitioned n-detection test generationProceedings of the 19th ACM Great Lakes symposium on VLSI10.1145/1531542.1531566(93-98)Online publication date: 10-May-2009
  • Show More Cited By
  1. Voltage- and current-based fault simulation for interconnect open defects

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 18, Issue 12
    November 2006
    157 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 November 2006

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 12 Nov 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2017)A bridging fault model for line coverage in the presence of undetected transition faultsProceedings of the Conference on Design, Automation & Test in Europe10.5555/3130379.3130603(938-941)Online publication date: 27-Mar-2017
    • (2016)Effectiveness of Low-Voltage Testing to Detect Interconnect Open Defects Under Process VariationsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2015.239793424:1(378-382)Online publication date: 1-Jan-2016
    • (2009)Partitioned n-detection test generationProceedings of the 19th ACM Great Lakes symposium on VLSI10.1145/1531542.1531566(93-98)Online publication date: 10-May-2009
    • (2008)On tests to detect via opens in digital CMOS circuitsProceedings of the 45th annual Design Automation Conference10.1145/1391469.1391682(840-845)Online publication date: 8-Jun-2008
    • (2008)A Test Generation Methodology for Interconnection Opens Considering Signals at the Coupled LinesJournal of Electronic Testing: Theory and Applications10.1007/s10836-008-5085-z24:6(529-538)Online publication date: 1-Dec-2008
    • (2005)Defect Aware Test PatternsProceedings of the conference on Design, Automation and Test in Europe - Volume 110.1109/DATE.2005.110(450-455)Online publication date: 7-Mar-2005
    • (2002)A Test Design Method for Floating Gate Defects (FGD) in Analog Integrated CircuitsProceedings of the conference on Design, automation and test in Europe10.5555/882452.874365Online publication date: 4-Mar-2002

    View Options

    View options

    Get Access

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media