Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs

Published: 01 May 2011 Publication History

Abstract

Pre-bond testing of 3-D stacked integrated circuits (ICs) involves testing each individual die before bonding. The overall yield of 3-D ICs improves with pre-bond testability because manufacturers can avoid stacking defective dies with good ones. However, pre-bond testability presents unique challenges to 3-D clock tree design. First, each die needs a complete 2-D clock tree to enable pre-bond test. Second, the entire 3-D stack needs a complete 3-D clock tree for post-bond test and operation. In the case of a two-die stack, a straightforward solution is to have two complete 2-D clock trees connected with a single through-silicon-via (TSV). We show that this solution suffers from long wirelength (WL) and high clock power consumption. Our algorithm improves on this solution, minimizes the overall WL and clock power consumption, and provides both pre-bond testability and post-bond operability with minimum skew and constrained slew. Compared with the single-TSV solution, SPICE simulation results show that our multi-TSV approach significantly reduces the clock power by up to 15.9% for two-die and 29.7% for four-die stacks. In addition, the WL is reduced by up to 24.4% and 42.0%.

Cited By

View all
  1. Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 30, Issue 5
    May 2011
    155 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 May 2011

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 12 Jan 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2019)Thermal-aware 3D Symmetrical Buffered Clock Tree SynthesisACM Transactions on Design Automation of Electronic Systems10.1145/331379824:3(1-22)Online publication date: 5-Apr-2019
    • (2018)Testing 3D-SoCs Using 2-D Time-Division MultiplexingIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2017.278005437:12(3177-3185)Online publication date: 19-Nov-2018
    • (2016)Clock domain crossing (CDC) in 3D-SICsIntegration, the VLSI Journal10.1016/j.vlsi.2015.05.00252:C(367-380)Online publication date: 1-Jan-2016
    • (2015)Whitespace-Aware TSV Arrangement in 3-D Clock Tree SynthesisIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2014.235434723:9(1842-1853)Online publication date: 1-Sep-2015
    • (2015)Synthesis of TSV Fault-Tolerant 3-D Clock TreesIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2014.237964534:2(266-279)Online publication date: 1-Feb-2015
    • (2014)Clock-Tree Synthesis with Methodology of Reuse in 3D-ICACM Journal on Emerging Technologies in Computing Systems10.1145/256766810:3(1-22)Online publication date: 6-May-2014
    • (2014)A thermal-driven test application scheme for pre-bond and post-bond scan testing of three-dimensional ICsACM Journal on Emerging Technologies in Computing Systems10.1145/256492210:2(1-19)Online publication date: 6-Mar-2014

    View Options

    View options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media