Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/1244002.1244336acmconferencesArticle/Chapter ViewAbstractPublication PagessacConference Proceedingsconference-collections
Article

Performance monitor unit design for an AXI-based multi-core SoC platform

Published: 11 March 2007 Publication History
  • Get Citation Alerts
  • Abstract

    As the physical gate-count in System-On-Chip (SOC) system increases and system design complexity grows steadily, it becomes more and more difficult to achieve good resource utilization by assigning each task to certain hardware IP and tracing the execution patterns of each task efficiently. Therefore, the performance monitoring feature is getting more and more important to provide the ease of system monitoring and performance debugging. In this paper, we present a performance monitoring unit (PMU) for the AMBA Advanced eXtensible Interface (AXI) bus. The PMU has capability to measure major performance metrics, such as bus latency for the specific master requests and amount of memory traffic for specific durations. It can also measure the contention of the bus masters and slaves in the SOC. We present the distributor and the synchronization method to use multiple performance counting units as well. The performance monitoring unit has been verified in the platform FPGA board with 9 by 4 AXI interconnect configuration. These monitoring features can give the insight to system design architect by helping to find and analyze the performance bottleneck of target system.

    References

    [1]
    AMBA AXI Protocol Specification v1.0, ARM, 2003
    [2]
    PrimeCell AXI Configurable Interconnect (PL300) Technical Reference Manual, ARM, 2004
    [3]
    Charles Roth, and Frank Levine. "PowerPC#8482; Performance Monitor Evolution." Performance, Computing, and Communications Conference, IPCCC IEEE, Feb 1997, pp. 331--336
    [4]
    Sprunt, B. "Pentium 4 performance monitoring features," Micro, IEEE, July-Aug 2002. 72--82
    [5]
    Collard, J. F, Jouppi N, and Yehia S. "System-wide performance monitors and their application to the optimization of coherent memory access", PPoPP, ACM, June 2005
    [6]
    Borril, J., Carter, J., Oliker, L., Skinner, D., and Biswas, R. "Integrated performance monitoring of a cosmology application on leading HEC platforms", IEEE Parallel processing, 2005, pp. 119--128
    [7]
    Wisniewski, R. W and Rosenburg, B. "Efficient, unified, and scalable performance monitoring for multiprocessor operating system." Supercomputing, ACM/IEEE conference, Nov 2003. 3--3
    [8]
    Mink, A., Salamon, W., Hollingsworth, J. K., and Arunachalam, R. "Performance measurement using low perturbation and high precision hardware assists" Real-time system symposium, Dec. 1998, pp. 379--388.
    [9]
    Jihong Kim and Yongmin Kim, "Performance analysis and tuning for a single-chip multiprocessor DSP", IEEE Concurrency, Jan-March 1997, pp. 68--79
    [10]
    PLB performance monitor user's manual, IBM, 2002
    [11]
    Gi-ho Park, et al. "Architecture exploration and performance verification environments of multi-core SOC for mobile multimedia embedded systems", ISOCC, 2006

    Cited By

    View all
    • (2024)Runtime SoC Security ValidationHardware Security10.1007/978-3-031-58687-3_5(231-253)Online publication date: 3-Apr-2024
    • (2023)EnSAFe: Enabling Sustainable SoC Security Auditing using eFPGA-based Accelerators2023 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)10.1109/DFT59622.2023.10313548(1-6)Online publication date: 3-Oct-2023
    • (2018)Design and implementation of Performance Analysis Unit (PAU) for AXI-based multi-core System on Chip (SOC)Microprocessors & Microsystems10.1016/j.micpro.2010.03.00134:2-4(102-116)Online publication date: 28-Dec-2018
    • Show More Cited By

    Index Terms

    1. Performance monitor unit design for an AXI-based multi-core SoC platform

      Recommendations

      Comments

      Information & Contributors

      Information

      Published In

      cover image ACM Conferences
      SAC '07: Proceedings of the 2007 ACM symposium on Applied computing
      March 2007
      1688 pages
      ISBN:1595934804
      DOI:10.1145/1244002
      Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

      Sponsors

      Publisher

      Association for Computing Machinery

      New York, NY, United States

      Publication History

      Published: 11 March 2007

      Permissions

      Request permissions for this article.

      Check for updates

      Author Tags

      1. AMBA
      2. AXI
      3. SOC platform
      4. architecture exploration
      5. performance monitor

      Qualifiers

      • Article

      Conference

      SAC07
      Sponsor:

      Acceptance Rates

      Overall Acceptance Rate 1,650 of 6,669 submissions, 25%

      Contributors

      Other Metrics

      Bibliometrics & Citations

      Bibliometrics

      Article Metrics

      • Downloads (Last 12 months)17
      • Downloads (Last 6 weeks)4
      Reflects downloads up to 12 Aug 2024

      Other Metrics

      Citations

      Cited By

      View all
      • (2024)Runtime SoC Security ValidationHardware Security10.1007/978-3-031-58687-3_5(231-253)Online publication date: 3-Apr-2024
      • (2023)EnSAFe: Enabling Sustainable SoC Security Auditing using eFPGA-based Accelerators2023 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)10.1109/DFT59622.2023.10313548(1-6)Online publication date: 3-Oct-2023
      • (2018)Design and implementation of Performance Analysis Unit (PAU) for AXI-based multi-core System on Chip (SOC)Microprocessors & Microsystems10.1016/j.micpro.2010.03.00134:2-4(102-116)Online publication date: 28-Dec-2018
      • (2013)A survey and taxonomy of on-chip monitoring of multicore systems-on-chipACM Transactions on Design Automation of Electronic Systems10.1145/2442087.244208818:2(1-38)Online publication date: 11-Apr-2013

      View Options

      Get Access

      Login options

      View options

      PDF

      View or Download as a PDF file.

      PDF

      eReader

      View online with eReader.

      eReader

      Media

      Figures

      Other

      Tables

      Share

      Share

      Share this Publication link

      Share on social media