Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.5555/832296.836275guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Test point insertion based on path tracing

Published: 28 April 1996 Publication History

Abstract

This paper presents an innovative method for inserting test points in the circuit-under-test to obtain complete fault coverage for a specified set of test patterns. Rather than using probabilistic techniques for test point placement, a path tracing procedure is used to place both control and observation points. Rather than adding extra scan elements to drive the control points, a few of the existing primary inputs to the circuit are ANDed together to form signals that drive the control points. By selecting which patterns the control point is activated for, the effectiveness of each control point is maximized. A comparison is made with the best previously published results for other test point insertion methods, and it is shown that the proposed method requires fewer test points and less overhead to achieve the same or better fault coverage.

Cited By

View all
  • (2019)High Performance Graph Convolutional Networks with Applications in Testability AnalysisProceedings of the 56th Annual Design Automation Conference 201910.1145/3316781.3317838(1-6)Online publication date: 2-Jun-2019
  • (2010)Gate-sizing-based single Vdd test for bridge defects in multivoltage designsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2010.205931029:9(1409-1421)Online publication date: 1-Sep-2010
  • (2009)Test cost reduction for multiple-voltage designs with bridge defects through gate-sizingProceedings of the Conference on Design, Automation and Test in Europe10.5555/1874620.1874945(1349-1354)Online publication date: 20-Apr-2009
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image Guide Proceedings
VTS '96: Proceedings of the 14th IEEE VLSI Test Symposium
April 1996
ISBN:0818673044

Publisher

IEEE Computer Society

United States

Publication History

Published: 28 April 1996

Author Tags

  1. BIST
  2. VLSI
  3. automatic testing
  4. built-in self test
  5. circuit-under-test
  6. fault coverage
  7. fault diagnosis
  8. insertion methods
  9. integrated circuit testing
  10. logic testing
  11. path tracing
  12. primary inputs
  13. probabilistic techniques
  14. probability
  15. test point insertion
  16. timing

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 11 Feb 2025

Other Metrics

Citations

Cited By

View all
  • (2019)High Performance Graph Convolutional Networks with Applications in Testability AnalysisProceedings of the 56th Annual Design Automation Conference 201910.1145/3316781.3317838(1-6)Online publication date: 2-Jun-2019
  • (2010)Gate-sizing-based single Vdd test for bridge defects in multivoltage designsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2010.205931029:9(1409-1421)Online publication date: 1-Sep-2010
  • (2009)Test cost reduction for multiple-voltage designs with bridge defects through gate-sizingProceedings of the Conference on Design, Automation and Test in Europe10.5555/1874620.1874945(1349-1354)Online publication date: 20-Apr-2009
  • (2007)System-on-Chip Test ArchitecturesundefinedOnline publication date: 20-Nov-2007
  • (2006)VLSI Test Principles and ArchitecturesundefinedOnline publication date: 14-Aug-2006
  • (2005)BIST-Guided ATPGProceedings of the 6th International Symposium on Quality of Electronic Design10.1109/ISQED.2005.26(244-249)Online publication date: 21-Mar-2005
  • (2004)Logic BIST Using Constrained Scan CellsProceedings of the 22nd IEEE VLSI Test Symposium10.5555/987684.987919Online publication date: 25-Apr-2004
  • (2003)Seed encoding with LFSRs and cellular automataProceedings of the 40th annual Design Automation Conference10.1145/775832.775975(560-565)Online publication date: 2-Jun-2003
  • (2003)A seed selection procedure for LFSR-based random pattern generatorsProceedings of the 2003 Asia and South Pacific Design Automation Conference10.1145/1119772.1119963(869-874)Online publication date: 21-Jan-2003
  • (2003)Modeling Fault Coverage of Random Test PatternsJournal of Electronic Testing: Theory and Applications10.1023/A:102379692935919:3(271-284)Online publication date: 1-Jun-2003
  • Show More Cited By

View Options

View options

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media