Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/1508128.1508172acmconferencesArticle/Chapter ViewAbstractPublication PagesfpgaConference Proceedingsconference-collections
short-paper

High-performance, energy-efficient platforms using in-socket FPGA accelerators

Published: 22 February 2009 Publication History

Abstract

Growing demand for energy-efficient, high-performance systems has resulted in the growth of innovative heterogeneous computing system architectures that use FPGAs. FPGA-based architectures enable designers to implement custom instruction streams executing on potentially thousands of compute elements. Traditionally, FPGAs have been used as compute elements on PCI devices; however, this does not allow the FPGAs to be co-processors. This paper describes a high-performance system architecture that is based on the Intel® Xeon® platform in which one or more FPGAs, acting as application accelerators, replace one or more processors in a dual/multi-processor (DP/MP) platform. The FPGA is thus connected directly to the Front Side Bus (FSB) and enjoys the same privileges as a processor, i.e., full participation in the coherency protocol, unrestricted access to system memory and to other processors via the high bandwidth, and low latency connection to the FSB. In addition, we also describe a software layer called the "Accelerator Abstraction Layer (AAL)", which provides a uniform, hardware- and/or platform-independent application interface. Applications written on AAL can be ported to multiple platforms that have different types of accelerators and the application does not have to be modified. In addition, the AAL also enables the developer/user to reprogram the FPGA on the fly (analogous to an operating system context switch) thereby utilizing the programmable nature of the FPGA. The resulting hardware/software stack creates a flexible and powerful platform for accelerator innovation and deployment.

References

[1]
Stephen Shankland. "Google spotlight data center inner work."At http://news.cnet.com/8301-10784_3-9955184-7.html, 2008.
[2]
Gokhale, M., Rickett, C., Tripp, J., Hsu, C., and Scrofano, R. "Promises and pitfalls of reconfigurable supercomputing." In Proceedings of the 2006 Conference on the Engineering of Reconfigurable Systems and Algorithms, pp. 11--20.
[3]
Yu Zhihong, et al. "L3NIC: An in-system FPGA prototype for coherent NIC device on FSB." 35th International Symposium on Computer Architecture, 2008.
[4]
G.L. Zhang, et al. "Reconfigurable acceleration for Monte Carlo-based Financial Simulation." In Proceedings of the 2005 IEEE International Conference on Field-Programmable Technology, December, pp. 215--222.

Cited By

View all
  • (2021)HerQules: securing programs via hardware-enforced message queuesProceedings of the 26th ACM International Conference on Architectural Support for Programming Languages and Operating Systems10.1145/3445814.3446736(773-788)Online publication date: 19-Apr-2021
  • (2019)Project PBerryProceedings of the Workshop on Hot Topics in Operating Systems10.1145/3317550.3321424(127-135)Online publication date: 13-May-2019
  • (2018)A Hybrid Architecture With Low Latency Interfaces Enabling Dynamic Cache ManagementIEEE Access10.1109/ACCESS.2018.28765976(62826-62839)Online publication date: 2018
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image ACM Conferences
FPGA '09: Proceedings of the ACM/SIGDA international symposium on Field programmable gate arrays
February 2009
302 pages
ISBN:9781605584102
DOI:10.1145/1508128
  • General Chair:
  • Paul Chow,
  • Program Chair:
  • Peter Cheung
Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

Sponsors

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 22 February 2009

Permissions

Request permissions for this article.

Check for updates

Author Tags

  1. agility
  2. fpga
  3. in-socket accelerator

Qualifiers

  • Short-paper

Conference

FPGA '09
Sponsor:

Acceptance Rates

Overall Acceptance Rate 125 of 627 submissions, 20%

Upcoming Conference

FPGA '25

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)5
  • Downloads (Last 6 weeks)1
Reflects downloads up to 02 Feb 2025

Other Metrics

Citations

Cited By

View all
  • (2021)HerQules: securing programs via hardware-enforced message queuesProceedings of the 26th ACM International Conference on Architectural Support for Programming Languages and Operating Systems10.1145/3445814.3446736(773-788)Online publication date: 19-Apr-2021
  • (2019)Project PBerryProceedings of the Workshop on Hot Topics in Operating Systems10.1145/3317550.3321424(127-135)Online publication date: 13-May-2019
  • (2018)A Hybrid Architecture With Low Latency Interfaces Enabling Dynamic Cache ManagementIEEE Access10.1109/ACCESS.2018.28765976(62826-62839)Online publication date: 2018
  • (2016)A cloud-scale acceleration architectureThe 49th Annual IEEE/ACM International Symposium on Microarchitecture10.5555/3195638.3195647(1-13)Online publication date: 15-Oct-2016
  • (2016)ECOSCALEProceedings of the 2016 Conference on Design, Automation & Test in Europe10.5555/2971808.2971969(696-701)Online publication date: 14-Mar-2016
  • (2016)A cloud-scale acceleration architecture2016 49th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO)10.1109/MICRO.2016.7783710(1-13)Online publication date: Oct-2016
  • (2015)Heterogeneous Hardware Accelerators with Hybrid InterconnectProceedings of the 2015 International Conference on Advanced Computing and Applications (ACOMP)10.1109/ACOMP.2015.26(59-66)Online publication date: 23-Nov-2015
  • (2014)A reconfigurable fabric for accelerating large-scale datacenter servicesProceeding of the 41st annual international symposium on Computer architecuture10.5555/2665671.2665678(13-24)Online publication date: 14-Jun-2014
  • (2014)A reconfigurable fabric for accelerating large-scale datacenter servicesACM SIGARCH Computer Architecture News10.1145/2678373.266567842:3(13-24)Online publication date: 14-Jun-2014
  • (2014)A reconfigurable fabric for accelerating large-scale datacenter services2014 ACM/IEEE 41st International Symposium on Computer Architecture (ISCA)10.1109/ISCA.2014.6853195(13-24)Online publication date: Jun-2014
  • Show More Cited By

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media