Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/224486.224514acmconferencesArticle/Chapter ViewAbstractPublication PagesesweekConference Proceedingsconference-collections
Article
Free access

On the use of VHDL-based behavioral synthesis for telecom ASIC design

Published: 13 September 1995 Publication History

Abstract

Abstract: VHDL-based behavioral synthesis is appearing on the market but it still has to prove that it can have a significant impact. In the past, most applications for behavioral synthesis came from the DSP area and from the academic world. In contrast, this paper describes the results of an investigation and evaluation of several behavioral synthesis tools, carried out on recent designs of Alcatel-Bell, leading to a more detailed study of relevant industrial telecom non-DSP circuits, that were suitable for behavioral synthesis. From our expertise in telecom system hardware design, we can conclude that, taking into account that today world-wide about 6,000 licenses for logic synthesis are in use, there is distinctly a market potential for design-entries at higher levels of abstraction, due to the still increasing design complexities that can be expected in the near future. Behavioral synthesis can play a key role in this prospect, as stand-alone hardware CAD tool, or integrated in a global system design flow strategy for HW/SW-codesign. However, we experienced that efficient use of behavioral synthesis tools for telecom non-DSP circuits requires functionality that goes beyond simply generating an RTL-synthesizable description. This functionality is discussed, together with a system level design methodology for efficient use of behavioral synthesis tools.

References

[1]
McFarland M.C., Parker A and Camposano R. "Tutorial on High-Level Synthesis". Proc. Design Automation Conf., June 1988.
[2]
Owall V., Andreani P., Brange L., Nilsson P., Wass A. and Torkelson M. "Custom DSP implementation of a GSM speech coder"., Proc EDAC/EuroAsic user forum, pp. 162-165, 1993.
[3]
Schultz S. "Behavioral synthesis : concept to silicon". ASIC & EDA, pp. 12-26, Aug. 1994.
[4]
Therasse Y, Petit G.H. and Delvaux, M. "VLSI architecture of a SMDS/ ATM router". Annals of telecommunications, 48, nr. 3-4, pp. 166-180. 1993.
[5]
Vanhoof B., Bolsens I., De Troch S., Philips L., Vanhoof J. and De Man H. "Design of a voice coder ASIC with the CATHEDRAL II silicon compiler", Proc EDAC/EuroAsic user forum, pp. 150-153.
[6]
Vanoostende P., Moerman E. and Van Wauwe, G. "Graphical designentry above VHDL : myth or reality?" Proc EDAC/EuroAsic user forum, pp. 189-193, 1994.
[7]
Handouts 1 st Workshop on code generation for embedded processors, Schloss Dagstuhl (D), Sept. 1994.
[8]
Gajski D.D., Ramachandran L.,"Introduction to High-Level Synthesis", IEEE Design & Test of Computers, Winter 1994.
[9]
Vanoostende E, Van Wauwe G., "VHDL-based behavioral synthesis: can it pay off for telecom ASIC design ?, IFIP Workshop on Logic and Architecture Synthesis, Grenoble, 1994.
[10]
IEEE Standard VHDL Language Reference Manual, IEEE, New York, 1988.
[11]
Jerraya A.A., Park I., O'Brien K., "AMICAL: an interactive, high-level synthesis environment", Proceedinge EDAC, Paris, France, pp 58-62, Febr. 1993

Cited By

View all
  • (2010)Computational Opportunities and CAD for NanotechnologiesRobust Computing with Nano-scale Devices10.1007/978-90-481-8540-5_8(137-173)Online publication date: 26-Jan-2010
  • (2008)Towards a holistic CAD platform for nanotechnologiesMicroelectronics Journal10.1016/j.mejo.2007.08.00539:8(1032-1040)Online publication date: 1-Aug-2008
  • (1999)Comparing RTL and behavioral design methodologies in the case of a 2M-transistor ATM shaperProceedings of the 36th annual ACM/IEEE Design Automation Conference10.1145/309847.310006(598-603)Online publication date: 1-Jun-1999
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image ACM Conferences
ISSS '95: Proceedings of the 8th international symposium on System synthesis
September 1995
155 pages
ISBN:0897917715
DOI:10.1145/224486
Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

Sponsors

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 13 September 1995

Permissions

Request permissions for this article.

Check for updates

Author Tags

  1. Alcatel-Bell
  2. RTL-synthesizable description
  3. VHDL
  4. application specific integrated circuits
  5. behavioral synthesis
  6. behavioral synthesis tools
  7. design complexities
  8. hardware CAD tool
  9. hardware description languages
  10. hardware software codesign
  11. high level synthesis
  12. integrated circuit design
  13. integrated logic circuits
  14. logic synthesis
  15. system level design methodology
  16. telecom ASIC design
  17. telecom system hardware design
  18. telecommunication computing

Qualifiers

  • Article

Conference

8HLSS95
Sponsor:

Acceptance Rates

Overall Acceptance Rate 38 of 71 submissions, 54%

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)51
  • Downloads (Last 6 weeks)12
Reflects downloads up to 04 Oct 2024

Other Metrics

Citations

Cited By

View all
  • (2010)Computational Opportunities and CAD for NanotechnologiesRobust Computing with Nano-scale Devices10.1007/978-90-481-8540-5_8(137-173)Online publication date: 26-Jan-2010
  • (2008)Towards a holistic CAD platform for nanotechnologiesMicroelectronics Journal10.1016/j.mejo.2007.08.00539:8(1032-1040)Online publication date: 1-Aug-2008
  • (1999)Comparing RTL and behavioral design methodologies in the case of a 2M-transistor ATM shaperProceedings of the 36th annual ACM/IEEE Design Automation Conference10.1145/309847.310006(598-603)Online publication date: 1-Jun-1999
  • (1996)Combined control flow dominated and data flow dominated high-level synthesisProceedings of the 33rd annual Design Automation Conference10.1145/240518.240627(573-578)Online publication date: 1-Jun-1996

View Options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Get Access

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media