Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/2463209.2488823acmconferencesArticle/Chapter ViewAbstractPublication PagesdacConference Proceedingsconference-collections
research-article

High-throughput TSV testing and characterization for 3D integration using thermal mapping

Published: 29 May 2013 Publication History

Abstract

We propose a new framework to detect structural defects and characterize the variability in the electrical resistance of through-silicon vias (TSVs) in 3D ICs. Our method offers a number of advantages that have been hard to achieve in the past. In particular, the proposed framework provides high throughput TSV testing at pre-bonding stage. A resistive liquid electrode is placed at the back side of the device to conduct electric current from TSVs. The current passing through TSVs leads to heat generation which can be captured by a remote, high-sensitivity thermal camera. The captured thermal signatures from the TSVs are then contrasted against reference thermal maps generated from known good die and/or electro-thermal simulations of models of good TSVs. A proposed automatic classification technique is capable of determining the status of TSVs based on their thermal signatures. We demonstrate the viability of the proposed technique using extensive simulation results on realistic TSV configurations.

References

[1]
{Online}. Available: http://www.flir.com
[2]
O. Breitenstein, W. Warta, and M. Langenkamp, Lock-In Thermography: Basics and Use for Functional Diagnostics of Electronic Components, 2nd ed. Springer Verlag, 2010.
[3]
C. Chi, E. J. Marinissen, S. K. Goel, and C.-W. Wu, "Post-Bond Testing of 2.5D-SICs and 3D-SICs Containing a Passive Silicon Interposer Base," in International Test Conference, no. 17.3, 2011, pp. 1--10.
[4]
W. R. Davis, J. Wilson, S. Mick, J. Xu, H. Hua, C. Mineo, A. Sule, M. Steer, and P. D. Franzon, "Demystifying 3D ICs: The Pros and Cons of Going Vertical," IEEE Design & Test of Computers, vol. 22(6), pp. 498--510, 2005.
[5]
E. J. Marinissen, "Testing TSV-Based Three-Dimensional Stacked ICs," in Design, Automation, and Test in Europe, 2010, pp. 1689--1694.
[6]
E. J. Marinissen et al., "Contactless testing: Possibility or pipe-dream?" in Design, Automation and Test in Europe, 2009, pp. 676--681.
[7]
E. J. Marinissen and Y. Zorian, "Testing 3D Chips Containing Through-Silicon Vias," in International Test Conference, no. ET1.1, 2009, pp. 1--11.
[8]
B. Moore et al., "High Throughput Non-contact SiP Testing," in International Test Conference, no. 12.3, 2007, pp. 1--10.
[9]
B. Noia and K. Chakrabarty, "Pre-Bond Probing of TSVs in 3D Stacked ICs," in International Test Conference, no. 17.1, 2011, pp. 1--10.
[10]
S. Reda, G. Smith, and L. Smith, "Maximizing the Functional Yield of Wafer-to-Wafer 3D Integration," IEEE Transactions on VLSI Systems, vol. 17, no. 9, pp. 1357--1362, 2009.
[11]
K. Smith, P. Hanaway, M. Jolley, R. Gleason, and E. Strid, "Evaluation of TSV and Micro-Bump Probing for Wide I/O Testing," in International Test Conference, no. 17.2, 2011, pp. 1--10.
[12]
L. Smith, G. Smith, S. Hosali, and S. Arkalgud, "3-D Integration: It All Comes Down to Cost," in 3-D Architectures for Semiconductor Integration and Packaging, 2007.

Cited By

View all
  • (2020)Leakage-Aware Dynamic Thermal Management of 3D MemoriesACM Transactions on Design Automation of Electronic Systems10.1145/341946826:2(1-31)Online publication date: 23-Oct-2020
  • (2019)Multi-TSV (Through Silicon Via) Error Detection Using the Non-contact Probing MethodApplied Computing and Information Technology10.1007/978-3-030-25217-5_4(47-56)Online publication date: 22-Aug-2019
  • (2018)A PVT-Resilient No-Touch DFT Methodology for Prebond TSV Testing2018 IEEE International Test Conference (ITC)10.1109/TEST.2018.8624691(1-10)Online publication date: Oct-2018
  • Show More Cited By

Index Terms

  1. High-throughput TSV testing and characterization for 3D integration using thermal mapping

      Recommendations

      Comments

      Information & Contributors

      Information

      Published In

      cover image ACM Conferences
      DAC '13: Proceedings of the 50th Annual Design Automation Conference
      May 2013
      1285 pages
      ISBN:9781450320719
      DOI:10.1145/2463209
      Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

      Sponsors

      In-Cooperation

      Publisher

      Association for Computing Machinery

      New York, NY, United States

      Publication History

      Published: 29 May 2013

      Permissions

      Request permissions for this article.

      Check for updates

      Author Tags

      1. 3D ICs
      2. TSV testing
      3. thermal imaging

      Qualifiers

      • Research-article

      Conference

      DAC '13
      Sponsor:

      Acceptance Rates

      Overall Acceptance Rate 1,770 of 5,499 submissions, 32%

      Upcoming Conference

      DAC '25
      62nd ACM/IEEE Design Automation Conference
      June 22 - 26, 2025
      San Francisco , CA , USA

      Contributors

      Other Metrics

      Bibliometrics & Citations

      Bibliometrics

      Article Metrics

      • Downloads (Last 12 months)2
      • Downloads (Last 6 weeks)0
      Reflects downloads up to 12 Jan 2025

      Other Metrics

      Citations

      Cited By

      View all
      • (2020)Leakage-Aware Dynamic Thermal Management of 3D MemoriesACM Transactions on Design Automation of Electronic Systems10.1145/341946826:2(1-31)Online publication date: 23-Oct-2020
      • (2019)Multi-TSV (Through Silicon Via) Error Detection Using the Non-contact Probing MethodApplied Computing and Information Technology10.1007/978-3-030-25217-5_4(47-56)Online publication date: 22-Aug-2019
      • (2018)A PVT-Resilient No-Touch DFT Methodology for Prebond TSV Testing2018 IEEE International Test Conference (ITC)10.1109/TEST.2018.8624691(1-10)Online publication date: Oct-2018
      • (2015)TSV fault detection with large non-contact probes using capacitive coupling for 3-D IC applications2015 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)10.1109/EDAPS.2015.7383667(58-61)Online publication date: Dec-2015

      View Options

      Login options

      View options

      PDF

      View or Download as a PDF file.

      PDF

      eReader

      View online with eReader.

      eReader

      Media

      Figures

      Other

      Tables

      Share

      Share

      Share this Publication link

      Share on social media