Analog Layout Design: Kanazawa University Microelectronics Research Lab. Akio Kitagawa
Analog Layout Design: Kanazawa University Microelectronics Research Lab. Akio Kitagawa
Well structures
n-well p substrate p-well n substrate n-well p-well
Triple-well process
(The wells can be electrically isolated each other.)
2
n-well
n-well p-substrate
FOX
Active
MOSFET
Field
isolation
Active
MOSFET
Field
isolation
SiO2
FOX
GOX
FOX Si
GOX
FOX
FOX: Field Oxide (Thickness = 100nm) GOX: Gate Oxide (Thickness = several nm)
Wn
B
Wp
p-active
p-active
n-active n-active
B S G D contact D
Ln
Lp
B S G D D
n-well
n+
FOX p-substrate
n+
p+ n-well
p+
FOX
n-ch MOSFET
p-ch MOSFET
5
Contact D
poly (G) S D
Wn
B
Wp
p-active
p-active
B
n-active
S G D contact D
n-active
Ln
Lp
B S G D D
n-well
n+
FOX p-substrate
n+
p+ n-well
p+
FOX
n-ch MOSFET
p-ch MOSFET
6
Layers
Layer numbers are assigned to Well, Active, Poly, Contact, Metal, Via, Silicide Protect, and Dummy, respectively. Some layer is automatically generated from the pattern on the drawn layer.
ex. FOX and GOX is generated from the pattern on the active layer.
poly layer
Legend of layers
n-well
n-active (n+)
p-active (p+) poly contact metal-1 via-1 metal-2 metal-2 layer via layer metal-1layer contact layer FOX p-active layer n-well layer
7
n+ p-sub
poly p+ p+ n-well
Layout
n-active layer
Cross section
Design Rules
Semiconductor foundry allows the designers to design only the layout pattern on the top view.
The thickness of layers are fixed by the semiconductor foundry.
The designers have to design the layout according to design rules which is fixed for each technology. The purpose of design rule is as follows.
Warranty of dimensional precision in micro fabrication Warranty of precision on electrical characteristics Prevention of latch-up(NOTE) triggered by parasitic bipolar-transistors
Design rule violation is automatically detected and reported in DRC (Design Rule Check). A semiconductor company accepts only the design that is passed the specified design rules.
NOTE: Latch-up The inadvertent creation of a low-impedance path between the power supply rails of a CMOS circuit, triggering a parasitic pnpn or npnp structure.
8
poly rule
min. width = 2 min. spacing 2
metal-1 rule
min. width = 2 min. spacing = 2 min. extension beyond contact = 1 min. extension beyond via-1 = 1
9
SG
13
B
14
Parasitic of MOSFET
Parasitic Long W LD L LS D G S B
G D capacitance
Drain junction
C j W LD
RG R W L CgsWL
B
C j W LS
Long W: large time constant of gate poly-Si Long W: large thermal noise of gate poly-Si Long LD, LS: large parasitic capacitance and resistance of drain/source area Few number of contact: Shift or fluctuation of substrate potential How can you design the MOSFET with larger W? 15
Fingered MOSFET
MOFET should be sectioned to reduce the gate resistance. W/4
W 1 R L gm
gm: trans-conductance
Finger Abutment
G D S
g m y21
dI ds dVgs
This condition is often met in the case of W/L < 20. W/L < 10 is recommended.
B Multiply = 4 (W/4 4)
16
D Abutment G S
S
LD
D S
W C j LD 2
C DB C jWLD
>
C DB
S D S
W
Abutment
SLGmin
D D/S S
W
C p 2C jWLD
>
C p C jWSLG min
18
Cj = Capacitance of drain bottom pn junction per area (F/m2) SLGmin = minimum gate spacing
Dummy gate
The dummy pattern may be formed to reduce the production tolerance.
G D B
Dummy gate
Dummy gate
19
S
20
2NAND
Matching layout
Matching layout is used to enhances the relative precision of device pair (e.g. a differential pair, a current mirror). (around 1%)
Use of The repeat of warp of the fundamental unit
The devices of the different shape and direction match very poorly.
GOX n+
S
n+
D
FOX
GOX n+
S
n+
D
FOX
A B B A 4 segments
A B B A 4 segments
A B B A B A A B 8 segments
A B B A B A A B A B B A B A A B 16 segments24
Dummy
Dummy
D GB S GA D
25
Dummy
D1 G1 VSS
D2 G2 S12
26
27
p+ diff. Resistor 50 80 /
VDD (Shield)
N-well
FOX(SiO2
N+
N-well
P-substrate
P-substrate
Poly Capacitor
MIM Capacitor
29
Dummy CM
CM
Capacitor Metal (CM) Metal-5 VIA4 Dummy (The dummy metal is automatically inserted, if the dummy is not specify. The dummy metal may work as a parasitic capacitance.) 30 MIM Capacitor with the dummy CM
Top Metal
Device model with the parasitic Top metal or dedicated layer for inductor is used. The inductor is dissipative in the chip area.
Substrate
Cross section
31
VDD (Shield)
N+
Active Protect
P+ N-well P-substrate
Active FOX
VDD (Shield)
M1
p+ resistor
Poly
N+ N-well P-substrate
n-well resistor
FOX
poly resistor
32
poly
W L
Protect (non-silicide area)
33
R2
Metal-1
p+ diffusion
Dummy
34
35
Type of noise
Inherent noise
Noise resulting from the discrete and random movement of charge in a device Thermal noise, Flicker noise, shot noise The noise floor depends on the circuit design quality
Quantization noise
Noise resulting from the finite digital word size The SNR (signal-to-noise ratio) depends on the accuracy of ADC and DAC.
37
Capacitive coupling
Analog circuit
Vdig
Cc Vanalog Cs
Analog circuit
38
Shielding of interconnects
Shielding plate
W Digital line 3W GND p-substrate p-substrate
Shielding line
Signal Analog circuit Digital circuit
39
Shielding of substrate
Analog signal Digital signal FOX Shield Noise (charge and discharge) n+ Shield n-well p-substrate Cross section
40
VDD
Guard ring
n-guard ring
p-guard ring
Analog circuit
analog VSS
Inductive coupling
Analog circuit Magnetic flux S I2(t) I1(t) Digital signal current Current GND I2(t) I1(t) t
42
The induction noise is in proportion to the loop area S of the signal and power line.
VDD
VSS
VDD
VSS
43
Pin assignment
The analog input should be arranged in a perpendicular direction on digital output and the power supply pin.
Vin VDD Adjacent placement VSS Increase the distance Vout Digital Circuit VDD Adjacent placement VSS
Analog Circuit
44
The noise in the VDD, VSS line is bypassed through the bypass capacitors.
46
Input Pad
VDD
FOX
FOX
p+
n+ p-substrate
n-well
Schematic
Cross section
NOTE: If the inductive load is used the output, the amplitude of the output signal is larger than power supply voltage. In this case, the ESD protection diode must be connected tandemly.
47