1K-Bit Serial Eprom With SDQ Interface: Features Description
1K-Bit Serial Eprom With SDQ Interface: Features Description
www.ti.com
DESCRIPTION
APPLICATIONS
TA(2)
Security Encoding
Inventory Tracking
Product-Revision Maintenance
Battery-Pack Identification
20C to 70C
PACKAGED DEVICES(3)
PART NUMBER
PACKAGE
STATUS
bq2022ADBZR
SOT23-3
Production
bq2022ALPR
TO-92
Production
(1) For the most current package and ordering information, see
the Package Option Addendum at the end of this document, or
see the TI Web site at www.ti.com
(2) Device specified to communicate at 40C to 85C
(3) The device is available only in tape and reel with a base
quantity of 3000 units for the bq2022ADBZR and 2000 units for
the bq2022ALPR.
BLOCK DIAGRAM
DBZ PACKAGE
(TOP VIEW)
SDQ
SDQ
VSS
SDQ Communications
Controller and 8-Bit CRC
Generation Circuit
Internal
Bus
bq2022A
RAM
Buffer
(8 bytes)
EPROM
STATUS
(64 bits)
VSS
ID ROM
(64 bits)
VSS
EPROM
MEMORY
(1024 bits)
LP PACKAGE
(BOTTOM VIEW)
VSS
1
VSS
SDQ
NC
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
SDQ is a trademark of Texas Instruments.
bq2022A
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
IOL
0.3 V to 7 V
40 mA
TA
TA(Comm)
Tstg
15 kV
20C to 70C
40C to 85C
55C to 125C
260C
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
DC ELECTRICAL CHARACTERISTICS
TA = 20C to 70C; VPU(min) = 2.65 VDC to 5.5 VDC, all voltages relative to VSS
PARAMETER
IDATA
Supply current
TEST CONDITION
MIN
TYP
MAX
VPU = 5.5 V
20
0.4
0.4
VOL
VOH
Logic 1
IOL
VIL
Logic 0
VIH
Logic 1
VPP
Programming voltage
VPU
UNIT
A
V
5.5
4
0.8
2.2
mA
V
V
11.5
12
AC SWITCHING CHARACTERISTCS
TA = 20C to 70C; VPU(min) = 2.65 VDC to 5.5 VDC, all voltages relative to VSS
PARAMETER
tc
tWSTRB
tWDSU
tWDH
trec
tRSTRB
tODD
tODHO
tRST
tPPD
tPP
Presence pulse
tEPROG
tPSU
(1)
(2)
2
TEST CONDITION
(1)
(2)
MIN
MAX
UNIT
60
TYP
120
15
tWSTRB
15
60
tc
1
For memory command only
(1)
5
1
13
tRSTRB
13
17
60
s
s
480
(1)
15
60
60
240
2500
5-k series resistor between SDQ pin and VPU. (See Figure 1)
tWDH must be less than tc to account for recovery.
Submit Documentation Feedback
bq2022A
www.ti.com
TEST CONDITION
MIN
TYP
MAX
UNIT
s
tPREC
tPRE
tPFE
tRSTREC
480
Terminal Functions
TERMINAL
NAME
NO.
I/O
DESCRIPTION
bq2022ADBZR
SDQ
Data
VSS
2, 3
bq2022ALPR
VSS
GND
SDQ
Data
NC
FUNCTIONAL DESCRIPTION
GENERAL OPERATION
The block diagram on page 1 shows the relationships among the major control and memory sections of the
bq2022A. The bq2022A has three main data components: a 64-bit factory-programmed ROM, including 8-bit
family code, 48-bit identification number and 8-bit CRC value, 1024-bit EPROM, and EPROM STATUS bytes.
Power for read and write operations is derived from the DATA pin. An internal capacitor stores energy while the
signal line is high and releases energy during the low times of the DATA pin, until the pin returns high to
replenish the charge on the capacitor. A special manufacturer's PROGRAM PROFILE BYTE can be read to
determine the programming profile required to program the part.
1024-BIT EPROM
Table 1 is a memory map of the 1024-bit EPROM section of the bq2022A, configured as four pages of 32 bytes
each. The 8-byte RAM buffers are additional registers used when programming the memory. Data are first
written to the RAM buffer and then verified by reading an 8-bit CRC from the bq2022A that confirms proper
receipt of the data. If the buffer contents are correct, a programming command is issued and an 8-byte segment
of data is written into the selected address in memory. This process ensures data integrity when programming
the memory. The details for reading and programming the 1024-bit EPROM portion of the bq2022A are in the
Memory Function Commands section of this data sheet.
Table 1. 1024-Bit EPROM Data Memory Map
ADDRESS(HEX)
PAGE
0060-007F
Page 3
0040-005F
Page 2
0020-003F
Page 1
0000-001F
Page 0
bq2022A
www.ti.com
PAGE
00h
01h
02h
03h
04h
05h
Reserved
06h
Reserved
07h
Error Checking
To validate the data transmitted from the bq2022A, the host generates a CRC value from the data as they are
received. This generated value is compared to the CRC value transmitted by the bq2022A. If the two CRC
values match, the transmission is error-free. The equivalent polynomial function of this CRC is X8 + X5 + X4 + 1.
Details are found in the CRC Generation Section of this data sheet.
Bus Termination
Because the drive output of the bq2022A is an open-drain, N-channel MOSFET, the host must provide a source
current or a 5-k external pullup, as shown in the typical application circuit in Figure 1.
bq2022A
www.ti.com
VPU
bq2022 A
SDQ
SDQI
Communications
Controller
CPU
SDQO
VSS
2
VSS
3
HOST
Serial Communication
A host reads, programs, or checks the status of the bq2022A through the hierarchical command structure of the
SDQ interface. Figure 2 shows that the host must first issue a ROM command before the EPROM memory or
status can be read or modified. The ROM command either selects a specific device when multiple devices are on
the SDQ bus, or skips the selection process in single SDQ device applications.
Initialization
Initialization
Initialization consists of two pulses, the RESET and the PRESENCE pulses. The host generates the RESET
pulse, while the bq2022A responds with the PRESENCE pulse. The host resets the bq2022A by driving the
DATA bus low for at least 480 s. For more details, see the RESET section under SDQ Signaling.
ROM COMMANDS
READ ROM
The READ ROM command sequence is the fastest sequence that allows the host to read the 8-bit family code
and 48-bit identification number. It is used if only one SDQ slave device is attached to the bus. The READ ROM
sequence starts with the host generating the RESET pulse of at least 480 s. The bq2022A responds with a
PRESENCE pulse. Next, the host continues by issuing the READ ROM command, 33h, and then reads the ROM
and CRC byte using the READ signaling (see the READ and WRITE signals section) during the data frame.
Reset
and
Presence
Signals
CRC (1 BYTE)
bq2022A
www.ti.com
MATCH ROM
The MATCH ROM command, 55h, is used by the host to select a specific SDQ device when the family code and
identification number is known. The host issues the MATCH ROM command followed by the family code, ROM
number, and the CRC byte. Only the device that matches the 64-bit ROM sequence is selected and available to
perform subsequent Memory/Status Function commands.
Reset
and
Presence
Signals
CRC (1 BYTE)
NOTE: If the number of devices on the bus is unknown, the SEARCH ROM command
should be used.
Reset
and
Presence
Signals
Data Read
Search ROM (F0h)
0
A.
B.
C.
BIT0
BITn
BIT63
bq2022A
www.ti.com
SKIP ROM
This SKIP ROM command, CCh, allows the host to access the memory/status functions without issuing the 64-bit
ROM code sequence. The SKIP ROM command is directly followed by a memory/status functions command.
Because this command can cause bus collisions when multiple SDQ devices are on the same bus, this
command should be issued in single device applications.
Reset
and
Presence
Signals
Read and
Verify CRC
bq2022A
www.ti.com
As shown in Figure 8, individual bytes of address and data are transmitted LSB first.
An 8-bit CRC of the command byte and address bytes is computed by the bq2022A and read back by the host to
confirm that the correct command word and starting address were received. If the CRC read by the host is
incorrect, a reset pulse must be issued and the entire sequence must be repeated. If the CRC received by the
host is correct, the host issues read time slots and receives data from the bq2022A starting at the initial address
and continuing until the end of the 1024-bit data field is reached or until a reset pulse is issued. If reading occurs
through the end of memory space, the host may issue eight additional read time slots and the bq2022A responds
with an 8-bit CRC of all data bytes read from the initial starting byte through the last byte of memory. After the
CRC is received by the host, any subsequent read time slots appear as logical 1s until a reset pulse is issued.
Any reads ended by a reset pulse prior to reaching the end of memory does not have the 8-bit CRC available.
Read EPROM
Address High Read and Memory Until End
Byte
Verify CRC
of EPROM
Memory
A7 A8
A15
Address Low
Byte
A0
Read and
Verify CRC
WRITE MEMORY
The WRITE MEMORY command is used to program the 1024-bit EPROM memory field. The 1024-bit memory
field is programmed in 8-byte segments. Data is first written into an 8-byte RAM buffer one byte at a time. The
contents of the RAM buffer is then ANDed with the contents of the EPROM memory field when the programming
command is issued.
Figure 9 illustrates the sequence of events for programming the EPROM memory field. After issuing a ROM
command, the host issues the WRITE MEMORY command, 0Fh, followed by the low byte and then the high byte
of the starting address. The bq2022A calculates and transmits an 8-bit CRC based on the WRITE command and
address.
If at any time during the WRITE MEMORY process, the CRC read by the host is incorrect, a reset pulse must be
issued, and the entire sequence must be repeated.
After the bq2022A transmits the CRC, the host then transmits 8 bytes of data to the bq2022A. Another 8-bit CRC
is calculated and transmitted based on the 8 bytes of data. If this CRC agrees with the CRC calculated by the
host, the host transmits the program command 5Ah and then applies the programming voltage for at least 2500
s or tEPROG. The contents of the RAM buffer is then logically ANDed with the contents of the 8-byte EPROM
offset by the starting address.
The starting address can be any integer multiple of eight between 0000 and 007F (hex) such as 0000, 0008, and
0010 (hex).
The WRITE DATA MEMORY command sequence can be terminated at any point by issuing a reset pulse except
during the program pulse period tPROG.
NOTE:
The bq2022A responds with the data from the selected EPROM address sent least
significant-bit first. This response should be checked to verify the programmed byte. If
the programmed byte is incorrect, then the host must reset the part and begin the
write sequence again.
bq2022A
www.ti.com
For both of these cases, the decision to continue programming is made entirely by the host, because the
bq2022A is not able to determine if the 8-bit CRC calculated by the host agrees with the 8-bit CRC calculated by
the bq2022A.
Prior to programming, bits in the 1024-bit EPROM data field appear as logical 1s.
Write Memory
Command?
(0Fh)
Selected
State
Selected
State
Y
Bus Master Transmits Low Byte Address
(LSB First) AD0 to AD7
bq2022A
Loads Address Into Address Counter
bq2022A Transmits
CRC of Previous Received 8 Bytes of Data
Code 5Ah
Received
Voltage on Data
Pin = VPP
bq2022A
Increments Address
Counter and Transmits 1
Byte of Data Memory
Indexed by Address Counter
bq2022A
8th Byte
Transmitted
NOTE: Individual bytes of address and data are transmitted LSB first
bq2022A
www.ti.com
READ STATUS
The READ STATUS command is used to read data from the EPROM status data field. After issuing a ROM
command, the host issues the READ STATUS command, AAh, followed by the address low byte and then the
address high byte.
NOTE:
An 8-bit CRC of the command byte and address bytes is computed by the bq2022A
and read back by the host to confirm that the correct command word and starting
address were received.
If the CRC read by the host is incorrect, a reset pulse must be issued and the entire sequence must be repeated.
If the CRC received by the host is correct, the host issues read time slots and receives data from the bq2022A
starting at the supplied address and continuing until the end of the EPROM Status data field is reached. At that
point, the host receives an 8-bit CRC that is the result of shifting into the CRC generator all of the data bytes
from the initial starting byte through the final factory-programmed byte that contains the 00h value.
This feature is provided because the EPROM status information may change over time making it impossible to
program the data once and include an accompanying CRC that is always valid. Therefore, the READ status
command supplies an 8-bit CRC that is based on (and always is consistent with) the current data stored in the
EPROM status data field.
After the 8-bit CRC is read, the host receives logical 1s from the bq2022A until a reset pulse is issued. The
READ STATUS command sequence can be ended at any point by issuing a reset pulse.
Read STATUS
Address High Read and Memory Until End
Byte
Verify CRC
of STATUS
Memory
A7 A8
A15
Address Low
Byte
A0
Read and
Verify CRC
WRITE STATUS
The Write Status command is used to program the EPROM Status data field after the bq2022A has been
selected by a ROM command
The flow chart in Figure 11 illustrates that the host issues the Write Status command, 55h, followed by the
address low byte and then the address high byte the followed by the byte of data to be programmed.
NOTE:
Individual bytes of address and data are transmitted LSB first. An 8-bit CRC of the
command byte, address bytes, and data byte is computed by the bq2022A and read
back by the host to confirm that the correct command word, starting address, and
data byte were received.
If the CRC read by the host is incorrect, a reset pulse must be issued and the entire sequence must be repeated.
If the CRC received by the host is correct, the program command (5Ah) is issued. After the program command is
issued, then the programming voltage, VPP is applied to the DATA pin for period tPROG. Prior to programming, the
first seven bytes of the EPROM STATUS data field appear as logical 1s. For each bit in the data byte provided
by the host that is set to a logical 0, the corresponding bit in the selected byte of the EPROM STATUS data field
is programmed to a logical 0 after the programming pulse has been applied at the byte location. The eighth byte
of the EPROM STATUS byte data field is factory-programmed to contain 00h.
10
bq2022A
www.ti.com
Write Status
Command?
(55h)
Selected
State
Selected
State
Y
bq2022A Receives Low Address Byte
(LSB First) AD0 to AD7
bq2022A
Calculates and Transmits
CRC of Loaded Address and
Shifted Data
Code 5Ah
Received
VDATA = VPP?
Y
Contents of RAM buffer ANDed with contents of
data memory as pointed to by address counter .
Programming time required to be at least
t EPROG when VPP is applied to the data pin
bq2022A
Receives Data Byte
bq2022A
Increments Address
Counter and Loads
New Address into CRC
Register
bq2022A
Transmits Data Byte of
Status Memory Pointed
to by Address Counter
End of Status
Memory?
11
bq2022A
www.ti.com
After the programming pulse is applied and the data line returns to VPU, the host issues eight read time slots to
verify that the appropriate bits have been programmed. The bq2022A responds with the data from the selected
EPROM STATUS address sent least significant bit first. This response should be checked to verify the
programmed byte. If the programmed byte is incorrect, then the host must reset the device and begin the write
sequence again. If the bq2022A EPROM data byte programming was successful, the bq2022A automatically
increments its address counter to select the next byte in the STATUS MEMORY data field. The least significant
byte of the new two-byte address is also loaded into the 8-bit CRC generator as a starting value. The host issues
the next byte of data using eight write time slots.
As the bq2022A receives this byte of data into the RAM buffer, it also shifts the data into the CRC generator that
has been preloaded with the LSB of the current address and the result is an 8-bit CRC of the new data byte and
the LSB of the new address. After supplying the data byte, the host reads this 8-bit CRC from the bq2022A with
eight read time slots to confirm that the address incremented properly and the data byte was received correctly.
If the CRC is incorrect, a Reset Pulse must be issued and the Write Status command sequence must be
restarted. If the CRC is correct, the host issues a programming pulse and the selected byte in memory is
programmed.
NOTE:
The initial write of the WRITE STATUS command, generates an 8-bit CRC value that
is the result of shifting the command byte into the CRC generator, followed by the
two-address bytes, and finally the data byte. Subsequent writes within this WRITE
STATUS command due to the bq2022A automatically incrementing its address
counter generates an 8-bit CRC that is the result of loading (not shifting) the LSB of
the new (incremented) address into the CRC generator and then shifting in the new
data byte.
For both of these cases, the decision to continue programming the EPROM Status registers is made entirely by
the host, because the bq2022A is not able to determine if the 8-bit CRC calculated by the host agrees with the
8-bit CRC calculated by the bq2022A. If an incorrect CRC is ignored and a program pulse is applied by the host,
incorrect programming could occur within the bq2022A. Also note that the bq2022A always increments its
internal address counter after the receipt of the eight read time slots used to confirm the programming of the
selected EPROM byte. The decision to continue is again made entirely by the host, therefore if the EPROM data
byte does not match the supplied data byte but the master continues with the WRITE STATUS command,
incorrect programming could occur within the bq2022A. The WRITE STATUS command sequence can be ended
at any point by issuing a reset pulse.
Table 3. Command Code Summary
12
COMMAND
(HEX)
DESCRIPTION
33h
55h
F0h
CCh
F0h
AAh
C3h
0Fh
Write Memory
99h
Programming Profile
55h
5Ah
Program Control
CATEGORY
bq2022A
www.ti.com
Program
Profile Command?
99h
From ROM
Command
Other
Command
Codes
Y
bq2022 Transmits
55h
bq2022A
is in
Reset State
SDQ SIGNALING
All SDQ signaling begins with initializing the device, followed by the host driving the bus low to write a 1 or 0, or
to begin the start frame for a bit read. Figure 13 shows the initialization timing, whereas Figure 14 and Figure 15
show that the host initiates each bit by driving the DATA bus low for the start period, tWSTRB / tRSTRB. After the bit
is initiated, either the host continues controlling the bus during a WRITE, or the bq2022A responds during a
READ.
RESET
(Sent by Host)
Presence Pulse
(Sent by bq2022A)
t PPD
t RST
t PP
t RSTREC
WRITE
The WRITE bit timing diagram in Figure 14 shows that the host initiates the transmission by issuing the tWSTRB
portion of the bit and then either driving the DATA bus low for a WRITE 0, or releasing the DATA bus for a
WRITE 1.
13
bq2022A
www.ti.com
V PU
Write 1
V IH
V IL
Write 0
t rec
t WSTRB
t WDSU
t WDH
READ
The READ bit timing diagram in Figure 15 shows that the host initiates the transmission of the bit by issuing the
tRSTRB portion of the bit. The bq2022A then responds by either driving the DATA bus low to transmit a READ 0 or
releasing the DATA bus to transmit a READ 1.
VPU
Read 1
V IH
V IL
Read 0
t RSTRB
t REC
t ODD
t ODHO
PROGRAM PULSE
VPP
VPU
tPSU
tPFE
tPRE
tPREC
tEPROG
VSS
IDLE
If the bus is high, the bus is in the IDLE state. Bus transactions can be suspended by leaving the DATA bus in
IDLE. Bus transactions can resume at any time from the IDLE state.
CRC Generation
The bq2022A has an 8-bit CRC stored in the most significant byte of the 64-bit ROM. The bus master can
compute a CRC value from the first 56 bits of the 64-bit ROM and compare it to the value stored within the
bq2022A to determine if the ROM data has been received error-free by the bus master. The equivalent
polynomial function of this CRC is: X8 + X5 + X4 +1.
Under certain conditions, the bq2022A also generates an 8-bit CRC value using the same polynomial function
just shown and provides this value to the bus master to validate the transfer of command, address, and data
bytes from the bus master to the bq2022A. The bq2022A computes an 8-bit CRC for the command, address, and
data bytes received for the WRITE MEMORY and the WRITE STATUS commands and then outputs this value to
the bus master to confirm proper transfer. Similarly, the bq2022A computes an 8-bit CRC for the command and
address bytes received from the bus master for the READ MEMORY, READ STATUS, and READ DATA/
GENERATE 8-BIT CRC commands to confirm that these bytes have been received correctly. The CRC
generator on the bq2022A is also used to provide verification of error-free data transfer as each page of data
from the 1024-bit EPROM is sent to the bus master during a READ DATA/GENERATE 8-BIT CRC command,
and for the eight bytes of information in the status memory field.
14
bq2022A
www.ti.com
In each case where a CRC is used for data transfer validation, the bus master must calculate a CRC value using
the polynomial function previously given and compare the calculated value to either the 8-bit CRC value stored in
the 64-bit ROM portion of the bq2022A (for ROM reads) or the 8-bit CRC value computed within the bq2022A.
The comparison of CRC values and decision to continue with an operation are determined entirely by the bus
master. No circuitry on the bq2022A prevents a command sequence from proceeding if the CRC stored in or
calculated by the bq2022A does not match the value generated by the bus master. Proper use of the CRC can
result in a communication channel with a high level of integrity.
CLK
DAT
D
R
D
R
D
R
D
R
R
UDG-02065
15
www.ti.com
9-Sep-2014
PACKAGING INFORMATION
Orderable Device
Status
(1)
Eco Plan
Lead/Ball Finish
(2)
(6)
(3)
Op Temp (C)
Device Marking
(4/5)
BQ2022ADBZR
ACTIVE
SOT-23
DBZ
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU | Call TI
Level-1-260C-UNLIM
-20 to 70
BYCI
BQ2022ADBZRG4
ACTIVE
SOT-23
DBZ
3000
Green (RoHS
& no Sb/Br)
Call TI
Level-1-260C-UNLIM
-20 to 70
BYCI
BQ2022ALPR
ACTIVE
TO-92
LP
2000
Green (RoHS
& no Sb/Br)
CU SN
0 to 70
BYE
(1)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
Addendum-Page 1
Samples
www.ti.com
9-Sep-2014
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
20-Jul-2010
Device
BQ2022ADBZR
SPQ
SOT-23
3000
DBZ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
179.0
8.4
Pack Materials-Page 1
3.15
B0
(mm)
K0
(mm)
P1
(mm)
2.95
1.22
4.0
W
Pin1
(mm) Quadrant
8.0
Q3
20-Jul-2010
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
BQ2022ADBZR
SOT-23
DBZ
3000
203.0
203.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as components) are sold subject to TIs terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TIs terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TIs goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or enhanced plastic are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
www.ti.com/automotive
Amplifiers
amplifier.ti.com
www.ti.com/communications
Data Converters
dataconverter.ti.com
www.ti.com/computers
DLP Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
www.ti.com/energy
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
www.ti.com/video
RFID
www.ti-rfid.com
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright 2014, Texas Instruments Incorporated