Minimization of Redundant Internal Voltage Swing in Cmos Full-Adder
Minimization of Redundant Internal Voltage Swing in Cmos Full-Adder
Minimization of Redundant Internal Voltage Swing in Cmos Full-Adder
CMOS FULL-ADDER
Citharthan Durairaj, Vasanth Rajendran
1VLSI, Electronics and Communication Engineering, Kapagam University, Tamil Nadu, India,
sidharth.durairaj@gmail.com
2VLSI, Electronics and Communication Engineering, Kapagam University, Tamil Nadu, India,
vasanthrajendran1@gmail.com
Abstract
We proposed a CMOS full-adder cell for low-power applications. The proposed logic structure of CMOS full-adder is used to
minimize unnecessary internal voltage swing taken place in the prior CMOS full-adder by adding four nMOS transistors to the
logic structure of SUM circuit and three nMOS transistors to the logic structure of CARRY circuit. These nMOS transistors are
used to minimize the internal voltage swing from (0VDD) to ((0 - Vtp)VDD) during redundant internal voltage transitions. For
area constrain applications, we can use these extra nMOS transistors either to the SUM or CARRY circuit depending upon our
need. The proposed full-adder has maximum of 36ps longer data to output delay as compared to the prior CMOS full-adder. The
full adder was designed with a 0.18 m CMOS technology.
----------------------------------------------------------------------***-----------------------------------------------------------------1. INTRODUCTION
Addition is a fundamental arithmetic operation that is broadly
used in many VLSI systems, such as application-specific
digital signal processing (DSP) architectures and
microprocessors. This module is the core of many arithmetic
operations such as addition/subtraction, multiplication,
division and address generation. Thus a full-adder having lowpower consumption and low propagation delay results of great
interest for the implementation of modern digital systems.
The average power dissipation in digital CMOS circuits
depends on 1) dynamic power, 2) short-circuit power, 3)
leakage power and 4) static power. The dynamic power
dissipation is the dominant factor compared with the other
components of power dissipation in digital CMOS circuits. As
technology scales down, i.e. for submicron technologies, the
contribution of dynamic power dissipation also increases
because of increased functionality requirements and clock
frequencies [1]. The dynamic power P = CV2f equation
consists of three terms: voltage, capacitance and frequency.
Frequency reduction is the best applied to signals with larger
capacitance. One effective method of reducing switching
frequency is to eliminate logic transitions that are not
necessary for computation [2].
In this paper, the inputs to the nMOS transistors are blocked
during redundant internal logic transitions taken place in
existing CMOS full-adder structure by adding extra nMOS
TABLE I
TRUE-TABLE FOR A 1-BIT FULL-ADDER: A, B, AND
C ARE INPUTS; SUM AND CARRY ARE OUTPUTS
CL.VDD2.N
(0VDD).f
CL.VDD2.N
((0
Vtp)VDD).f
4. PERFORMANCE COMPARISONS
4.1Dynamic Power
The average power dissipation of the circuit is expressed as
Paverage = Pdynamic + Pshort-circuit + Pleakage + Pstatic
(1)
4.2. Delay
Due to the extra nMOS transistors the proposed logic structure
of full-adder introduces a falling delay compared to the
existing logic structure of full-adder. The maximum output
delay associated with proposed full adder structure compared
to the existing is only 36ps.
CONCLUSION
A modified logic structure to reduce redundant internal
voltage swing in CMOS full-adder cell was proposed. The
proposed logic is used to minimize the voltage swing from
(0VDD) to ((0 - Vtp)VDD) during redundant internal logic
transitions. The outputs are simulated using Cadence virtuoso.
The simulations showed that the proposed logic structure of
full-adder is well suitable to low-power applications, and the
power supply voltage can be lowered down to 0.6 V,
maintaining proper functionality.
REFERENCES
[1] Dimitrious Soudris, Christian Piguet, and Costas Goutis,
Designing CMOS Circuits for Low Power, Kluwer
academic publishers, pp. 10-12
[2] Gary Yeap, Practical Low Power Digital VLSI Design,
Kluwer academic publishers, pp. 1-3
[3] A. M. Shams and M. Bayoumi, Performance evaluation of
1-bit CMOS adder cells, in Proc. IEEE ISCAS, Orlando, FL,
May 1999, vol. 1, pp.27-30.
[4] M. Aguirre and M. Linare, An alternative logic approach
to implement high speed low power full adder cells,. in Proc.
SBCCI, Florianopolis, Brazil, Sep.2005, pp. 166-171.
BIOGRAPHIES:
D. Citharthan was born in Kumbakonam,
6th Sep 1987. He was completed B.E
Electrical and Electronics Engineering in
Panimalar Engineering College, Chennai,
Tamil Nadu, India.
He is pursuing Master degree in VLSI in
Karpagam University, Coimbatore, Tamil
Nadu, India. His research area includes
CMOS Design and Low power VLSI.