Introduction To VLSI Technology: Abhijeet Kumar
Introduction To VLSI Technology: Abhijeet Kumar
Introduction To VLSI Technology: Abhijeet Kumar
abhijeetsliet@gmail.com
devices are based on the p-channel MOS transistors. Specifically, the pMOS
channel is part of a n-type substrate lying between two heavily doped p+ wells beneath the
source and drain electrodes. Generally speaking, a pMOS transistor is only constructed in
consort with an NMOS transistor.
The nMOS
technologies. In particular, some familiarity with nMOS allows a relatively easy transition to
CMOS technology and design.
Abhijeet Kumar
abhijeetsliet@gmail.com
The techniques employed in nMOS technology for logic design are similar to GaAs technology..
Therefore, understanding the basics of nMOS design will help in the layout of GaAs circuits
In addition to VLSI technology, the VLSI design processes also provides a new degree of
freedom for designers which helps for the significant developments. With the rapid advances in
technology the the size of the ICs is shrinking and the integration density is increasing.
The minimum line width of commercial products over the years is shown in the graph below.
The graph shows a significant decrease in the size of the chip in recent years which implicitly
indicates the advancements in the VLSI technology.
Abhijeet Kumar
abhijeetsliet@gmail.com
Silicon dioxide is a very good insulator, so a very thin layer, typically only a few hundred
molecules thick, is used.In fact , the transistors which are used do not use metal for their gate
regions, but instead use polycrystalline silicon (poly). Polysilicon gate FET's have replaced
virtually all of the older devices using metal gates in large scale integrated circuits. (Both metal
and polysilicon FET's are sometimes referred to as IGFET's (insulated gate field effect
transistors), since the silicon dioxide under the gate is an insulator.
MOS Transistors are classified as
fabrication .
nMOS devices are formed in a p-type substrate of moderate doping level. The source and drain
regions are formed by diffusing n- type impurities through suitable masks into these areas to give
the desired n-impurity concentration and give rise to depletion regions which extend mainly in
the more lightly doped p-region . Thus, source and drain are isolated from one another by two
diodes. Connections to the source and drain are made by a deposited metal layer. In order to
make a useful device, there must be the capability for establishing and controlling a current
between source and drain, and .this is commonly achieved in one of two ways, giving rise to the
enhancement mode and depletion mode transistors.
Abhijeet Kumar
abhijeetsliet@gmail.com
Abhijeet Kumar
abhijeetsliet@gmail.com
Abhijeet Kumar
abhijeetsliet@gmail.com
Let us now consider the situation when Vds is increased to a level greater than Vgs - Vt. In this
case, an IR drop equal to Vgs Vt occurs over less than the whole length of the channel such
that, near the drain, there is insufficient electric field available to give rise to an inversion layer
to create the channel. The .channel is, therefore, 'pinched off as shown in Fig. (c). Diffusion
current completes the path from source to drain in this case, causing the channel to exhibit a high
resistance and behave as a constant current source. This region, known as saturation, is
.characterized by almost constant current for increase of Vds above Vds = Vgs - Vt. In all cases,
the channel will cease to exist and no current will flow when Vgs < Vt. Typically, for
enhancement mode devices, Vt = 1 volt for VDD = 5 V or, in general terms, Vt = 0.2 VDD.
DEPLETION MODE TSANSISTOR ACTION
n-MOS Depletion mode MOSFETs are built with P-type silicon substrates, and P-channel
versions are built on N-type substrates. In both cases they include a thin gate oxide formed
between the source and drain regions. A conductive channel is deliberately formed below the
gate oxide layer and between the source and drain by using ion-implantation. By implanting the
correct ion polarity in the channel region during fabrication determines the polarity of the
threshold voltage (i.e. -Vt for an N channel transistor, or +Vt for an P-channel transistor). The
actual concentration of ions in the substrate-to-channel region is used to adjust the threshold
voltage (Vt) to the desired value. Depletion-mode devices are a little more difficult to
manufacture and their characteristics harder to control than enhancement types, which do not
require ion implantation. In depletion mode devices the channel is established, due to the
implant, even when Vgs = 0, and to cause the channel to cease a negative voltage Vtd must be
applied between gate and source.
Abhijeet Kumar
abhijeetsliet@gmail.com
Vtd is typically < - 0.8 VDD, depending on the implant and substrate bias, but, threshold voltage
differences apart, the action is similar to that of the enhancement mode transistor.
CMOS FABRICATION :
CMOS fabrication is performed based on various methods , including the p-well, the n-well, the
twin-tub, and the silicon-on-insulator processes .Among these methods the p-well process is
widely used in practice and the n-well process is also popular, particularly as it is an easy
retrofit to existing nMOS lines.
(i) The p-well Process :
The p-well structure consists of an n-type substrate in which p-devices may be formed by
suitable masking and diffusion and, in order to accommodate n-type devices, a deep p-well is
diffused into the n-type substrate as shown in the Fig.below.
This diffusion should be carried out with special care since the p-well doping concentration and
depth will affect the threshold voltages as well as the breakdown voltages of the n-transistors. To
achieve low threshold voltages (0.6 to 1.0 V) either deep-well diffusion or high-well resistivityis
required. However, deep wells require larger spacing between the n- and p-type transistors and
wires due to lateral diffusion and therefore a larger chip area. The p-wells.act as substrates for the ndevices within the parent n-substrate, and, the two areas are electrically isolated.
Except this in all other respects- like masking, patterning, and diffusion-the process is similar to
nMOS fabrication.
Abhijeet Kumar
abhijeetsliet@gmail.com
The diagram below shows the CMOS p-well inverter showing VDD and Vss substrate
connections
Abhijeet Kumar
abhijeetsliet@gmail.com
The n-well Process : Though the p-well process is widely used in C-MOS fabrication the n-well
fabrication is also very popular because of the lower substrate bias effects on transistor threshold
voltage and also lower parasitic capacitances associated with source and drain regions.
The typical n-well fabrication steps are shown in the diagram below.
Abhijeet Kumar
abhijeetsliet@gmail.com
Due to the differences in charge carrier mobilities, the n-well process creates non-optimum pchannel characteristics. However, in many CMOS designs (such as domino-logic and dynamic
logic structures), this is relatively unimportant since they contain a preponderance of n-channel
devices. Thus then-channel transistors are mainly those used to form1ogic elements, providing
speed and high density of elements.
However, a factor of the n-well process is that the performance of the already poorly performing
p-transistor is even further degraded. Modern process lines have come to grips with these
problems, and good device performance may be achieved for both p-well and n-well fabrication.
BICMOS Technology :
A BiCMOS circuit consist of both bipolar junction transistors and MOS transistors on a single
substrate. The driving capability of MOS transistors is less because of limited current sourcing
and sinking capabilities of the transistors. To drive large capacitive loads Bi-CMOS technology
is used. As this technology combines Bipolar and CMOS transistors in a single integrated circuit,
it has the advantages of both bipolar and CMOS transistors. BiCMOS is able to achieve VLSI
circuits with speed-power-density performance previously not possible with either technology
individually.The diagram given below shows the cross section of the BiCMOS process which
uses an npn transistor
10
Abhijeet Kumar
abhijeetsliet@gmail.com
11
Abhijeet Kumar
abhijeetsliet@gmail.com
The boundary of the saturation/non-saturation bias states is a point seen for each curve in the
graph as the intersection of the straight line of the saturated region with the quadratic curve of
the non-saturated region. This intersection point occurs at the channel pinch off voltage called
VDSAT. The diamond symbol marks the pinch-off voltage VDSAT for each value of VGS. VDSAT is
defined as the minimum drain-source voltage that is required to keep the transistor in saturation
for a given VGS .In the non-saturated state, the drain current initially increases almost linearly
from the origin before bending in a parabolic response. Thus the name ohmic or linear for the
non- saturated region.
The drain current in saturation is virtually independent of VDS and the transistor acts as a current
source. This is because there is no carrier inversion at the drain region of the channel. Carriers
are pulled into the high electric field of the drain/substrate pn junction and ejected out of the
drain terminal.
12
Abhijeet Kumar
abhijeetsliet@gmail.com
Ids =-Isd =
13
Abhijeet Kumar
abhijeetsliet@gmail.com
also ,
Eds = Vds/L
so,
v = .Vds/L
and
ds = L2 / .Vds
14
Qc = Eg ins oW. L
Abhijeet Kumar
abhijeetsliet@gmail.com
where
Eg = average electric field gate to channel
ins = relative permittivity of insulation between gate and channel
o = permittivity of free space.
So, we can write that
15
Abhijeet Kumar
abhijeetsliet@gmail.com
Some time it is also convenient to use gate capacitance per unit area ,Cg
So,the drain current is
This is the relation between drain current and drain-source voltage in non-saturated region.
or
The expressions derived above for Ids hold for both enhancement and depletion mode devices.
Here the threshold voltage for the nMOS depletion mode device (denoted as Vtd) is negative.
16
Abhijeet Kumar
abhijeetsliet@gmail.com
where
QD = the charge per unit area in the depletion layer below the oxide
Qss = charge density at Si: SiO2 interface
Co =Capacitance per unit area.
ns = work function difference between gate and Si
fN = Fermi level potential between inverted surface and bulk Si
For polynomial gate and silicon substrate, the value of ns is negative but negligible and the
magnitude and sign of Vt are thus determined by balancing the other terms in the equation.
To evaluate the Vt the other terms are determined as below.
Body Effect :
Generally while studying the MOS transistors it is treated as a three terminal device. But ,the
body of the transistor is also an implicit terminal which helps to understand the characteristics of
the transistor. Considering the body of the MOS transistor as a terminal is known as the body
effect. The potential difference between the source and the body (Vsb) affects the threshold
17
Abhijeet Kumar
abhijeetsliet@gmail.com
voltage of the transistor. In many situations, this Body Effect is relatively insignificant, so we
can (unless otherwise stated) ignore the Body Effect. But it is not always insignificant, in some
cases it can have a tremendous impact on MOSFET circuit performance.
Increasing Vsb causes the channel to be depleted of charge carriers and thus the threshold
voltage is raised. Change in Vt is given by Vt = .(Vsb)1/2
depends on substrate doping so that the more lightly doped the substrate, the smaller will be the
body effect
The threshold voltage can be written as
18
Abhijeet Kumar
abhijeetsliet@gmail.com
A simple inverter circuit can be constructed using a transistor with source connected to ground
and a load resistor of connected from the drain to the positive supply rail VDD The output is
taken from the drain and the input applied between gate and ground .
But, during the fabrication resistors are not conveniently produced on the silicon substrate and
even small values of resistors occupy excessively large areas .Hence some other form of load
resistance is used. A more convenient way to solve this problem is to use a depletion mode
transistor as the load, as shown in Fig. below.
For the depletion mode transistor, the gate is connected to the source so it is always on .
In this configuration the depletion mode device is called the pull-up (P.U) and the
enhancement mode device the pull-down (P.D) transistor.
With no current drawn from the output, the currents Ids for both transistors must be
equal.
19
Abhijeet Kumar
abhijeetsliet@gmail.com
Vgs = 0 depletion mode characteristic curve is superimposed on the family of curves for the
enhancement mode device and from the graph it can be seen that , maximum voltage across the
enhancement mode device corresponds to minimum voltage across the depletion mode transistor.
From the graph it is clear that as Vin(=Vgs p.d. transistor) exceeds the Pulldown threshold
voltage current begins to flow. The output voltage Vout thus decreases and the subsequent
increases in Vin will cause the
resistive.
CMOS Inverter :
The inverter is the very important part of all digital designs. Once its operation and properties
are clearly understood, Complex
structures like
microprocessors can also be easily done. The electrical behavior of these complex circuits can be
almost completely derived by extrapolating the results obtained for inverters. As shown in the
diagram below the CMOS transistor is designed using p-MOS and n-MOS transistors.
20
Abhijeet Kumar
abhijeetsliet@gmail.com
In the inverter circuit ,if the input is high .the lower n-MOS device closes to discharge the
capacitive load .Similarly ,if the input is low,the top p-MOS device is turned on to charge the
capacitive load .At no time both the devices are on ,which prevents the DC current flowing from
positive power supply to ground. Qualitatively this circuit acts like the switching circuit, since
the p-channel transistor has exactly the opposite characteristics of the n-channel transistor. In the
transition region both transistors are saturated and the circuit operates with a large voltage gain.
The C-MOS transfer characteristic is shown in the below graph.
Considering the static conditions first, it may be Seen that in region 1 for which Vi,. = logic 0,
we have the p-transistor fully turned on while the n-transistor is fully turned off. Thus no current
flows through the inverter and the output is directly connected to VDD through the p-transistor.
21
Abhijeet Kumar
abhijeetsliet@gmail.com
Hence the output voltage is logic 1 . In region 5 , Vin = logic 1 and the n-transistor is fully on
while the p-transistor is fully off. So, no current flows and a logic 0 appears at the output.
In region 2 the input voltage has increased to a level which just exceeds the threshold voltage of
the n-transistor. The n-transistor conducts and has a large voltage between source and drain; so it
is in saturation. The p-transistor is also conducting but with only a small voltage across it, it
operates in the unsaturated resistive region. A small current now flows through the inverter from
VDD to VSS. If we wish to analyze the behavior in this region, we equate the p-device resistive
region current with the n-device saturation current and thus obtain the voltage and current
relationships.
Region 4 is similar to region 2 but with the roles of the p- and n-transistors reversed.However,
the current magnitudes in regions 2 and 4 are small and most of the energy consumed in
switching from one state to the other is due to the larger current which flows in region 3.
Region 3 is the region in which the inverter exhibits gain and in which both transistors are in
saturation.
The currents in each device must be the same ,since the transistors are in series. So,we can write
that
Since both transistors are in saturation, they act as current sources so that the equivalent circuit in
this region is two current sources in series between VDD and Vss with the output voltage coming
from their common point. The region is inherently unstable in consequence and the changeover
from one logic level to the other is rapid.
Determination of Pull-up to Pull Down Ratio (Zp.u}Zp.d.)for an nMOS Inverter driven
by another nMOS Inverter :
22
Abhijeet Kumar
abhijeetsliet@gmail.com
Let us consider the arrangement shown in Fig.(a). in which an inverter is driven from the output
of another similar inverter. Consider the depletion mode transistor for which Vgs = 0 under all
conditions, and also assume that in order to cascade inverters without degradation the condition
where Wp.d
Lp.d , Wp.u. and Lp.u are the widths and lengths of the pull-down and pull-up
transistors respectively.
So,we can write that
23
Abhijeet Kumar
abhijeetsliet@gmail.com
here
So,we get
This is the ratio for pull-up to pull down ratio for an inverter directly driven by another inverter.
24
Abhijeet Kumar
abhijeetsliet@gmail.com
Pull -Up to Pull-Down ratio for an nMOS Inverter driven through one or more Pass
Transistors
Let us consider an arrangement in which the input to inverter 2 comes from the output of
inverter 1 but passes through one or more nMOS transistors as shown in Fig. below (These
transistors are called pass transistors).
The connection of pass transistors in series will degrade the logic 1 level / into inverter 2 so that
the output will not be a proper logic 0 level. The critical condition is , when point A is at 0 volts
and B is thus at VDD. but the voltage into inverter 2at point C is now reduced from VDD by the
threshold voltage of the series pass transistor. With all pass transistor gates connected to VDD
there is a loss of Vtp, however many are connected in series, since no static current flows
through them and there can be no voltage drop in the channels. Therefore, the input voltage to
inverter 2 is
Vin2 = VDD- Vtp
where Vtp = threshold voltage for a pass transistor.
Let us consider the inverter 1 shown in Fig.(a) with input = VDD If the input is at VDD , then the
pull-down transistor T2 is conducting but with a low voltage across it; therefore, it is in its
resistive region represented by R1 in Fig.(a) below. Meanwhile, the pull up transistor T1 is in
saturation and is represented as a current source.
For the pull down transistor
25
Abhijeet Kumar
abhijeetsliet@gmail.com
So,
The product
So,
26
I1R1 = Vout1
Abhijeet Kumar
abhijeetsliet@gmail.com
Let us now consider the inverter 2 Fig.b .when input = VDD- Vtp.
Whence,
If inverter 2 is to have the same output voltage under these conditions then Vout1 = Vout2. That is
I1R1=I2R2
Therefore
27
therefore
Abhijeet Kumar
abhijeetsliet@gmail.com
2. nMOS depletion mode transistor pull-up : This arrangement consists of a depletion mode
transistor as pull-up. The arrangement and the transfer characteristic are shown below.In this
type of arrangement we observe
(a) Dissipation is high , since rail to rail current flows when Vin = logical 1.
(b) Switching of output from 1 to 0 begins when Vin exceeds Vt, of pull-down device.
28
Abhijeet Kumar
abhijeetsliet@gmail.com
Abhijeet Kumar
abhijeetsliet@gmail.com
bipolar junction transistors,( Q2 and Q1), and two impedances which act as loads( Z2 and Z1) as
shown in the circuit below.
30
Abhijeet Kumar
abhijeetsliet@gmail.com
When input, Vin, is high (VDD), the NMOS transistor ( M1), turns on, causing Q1 to
conduct,while M2 and Q2 are off, as shown in figure (b) . Hence , a low (GND) voltage is
translated to the output Vout. On the other hand, when the input is low, the M2 and Q2 turns on,
while M1and Q1 turns off, resulting to a high output level at the output as shown in Fig.(b).
In steady-state operation, Q1 and Q2 never turns on or off simultaneously, resulting to a lower
power consumption. This leads to a push-pull bipolar output stage. Transistors M1and M2, on
the other hand, works as a phase-splitter, which results to a higher input impedance.
The impedances Z2 and Z1 are used to bias the base-emitter junction of the bipolar transistor and
to ensure that base charge is removed when the transistors turn off. For example when the input
voltage makes a high-to-low transition, M1 turns off first. To turn off Q1, the base charge must
be removed, which can be achieved by Z1.With this effect, transition time reduces. However,
31
Abhijeet Kumar
abhijeetsliet@gmail.com
there exists a short time when both Q1 and Q2 are on, making a direct path from the supply
(VDD) to the ground. This results to a current spike that is large and has a detrimental effect on
both the noise and power consumption, which makes the turning off of the
bipolar transistor
fast .
Comparison of BiCMOS and C-MOS technologies
The BiCMOS gates perform in the same manner as the CMOS inverter in terms of power
consumption, because both gates display almost no static power consumption.
When comparing BiCMOS and CMOS in driving small capacitive loads, their performance are
comparable, however, making BiCMOS consume more power than CMOS. On the other hand,
driving larger capacitive loads makes BiCMOS in the advantage of consuming less power than
CMOS, because the construction of CMOS inverter chains are needed to drive large capacitance
loads, which is not needed in BiCMOS.
The BiCMOS inverter exhibits a substantial speed advantage over CMOS inverters, especially
when driving large capacitive loads. This is due to the bipolar transistors capability of
effectively multiplying its current.
For very low capacitive loads, the CMOS gate is faster than its BiCMOS counterpart due to
small values of Cint. This makes BiCMOS ineffective when it comes to the implementation of
internal gates for logic structures such as ALUs, where associated load capacitances are small.
BiCMOS devices have speed degradation in the low supply voltage region and also BiCMOS is
having greater manufacturing complexity than CMOS.
32