MOS Rabaey PDF
MOS Rabaey PDF
MOS Rabaey PDF
Gate
Polysilicon
n+
Drain
n+
p-substrate
Field-Oxide
(SiO2 )
p+ stopper
Static Behavior
Only the NMOS transistor is discussed, however, arguments
are valid for PMOS transistor as well
The threshold voltage
Consider the case where Vgs = 0 and drain, source and bulk
are connected to ground
Static Behavior
Under these conditions (no channel), source and drain are connected
by back to back diodes having 0 V bias (no conduction)
Hence, high resistance between source and drain (107 )
If now the gate voltage (VGS) is increased, gate and substrate form
plates of a capacitor with oxide as dielectric
+ve gate voltage causes +ve charge on gate and -ve charge
on the substrate side
In substrate it occurs in two steps (i) depletion of mobile
holes, (ii) accumulation of -ve charge (inversion)
VT = VT 0 + [ 2F + VSB 2F ]
where
2qsiNA
COX
Current-Voltage Relationship
If the Vgs -V(x) >VT for all x, the induced channel charge per
unit area at x
Qi ( x) = COX [Vgs V ( x) VT ]
Current is given by
I D = ( x ) Q i ( x )W
The electron velocity is given by
n = nE ( x ) = n
Therefore,
dV
dx
W
Vds
]
ID = K ' n [(Vgs VT )Vds
2
L
2
Vds
]
ID = Kn[(Vgs VT )Vds
2
or
K ' n = nCOX = n
ox
tox
K'n W
ID =
(Vgs VT ) 2
2 L
ID =
K'n W
(Vgs VT ) 2 [1 + Vds ]
2 L
ID (mA)
Triode
VGS = 5V
Saturation
VGS = 4V
VGS = 3V
VGS = 2V
VGS = 1V
0.0
1.0
2.0
3.0
4.0
VDS (V)
(a) ID as a function of V DS
5.0
0.020
ID
VDS = V GS-VT
Square Dependence
0.010
Subthreshold
Current
0.0
2.0
VT1.0
VGS (V)
(b) ID as a function of V GS
(for VDS = 5V).
3.0
Dynamic Behavior
G
CGS
CGD
D
CGB
CSB
CDB
Dynamic Behavior
MOS transistor is a unipolar (majority carrier) device, therefore,
its dynamic response is determined by time to (dis)charge various
capacitances
MOS capacitances
Gate oxide capacitance: COX = per unit area,
ox
gate
=
C
WL
for a transistor of width, W and length, L, the
tox
Source and drain diffusions extend below the thin oxide (lateral
diffusion) giving rise to overlap capacitance
Xd is constant for a technology and this capacitance is linear
and has a fixed value CgsO = CgdO = CoxXdW = CoW
Diffusion Capacitance
Threshold Variations
VT
VT
Long-channel threshold
L
Threshold as a function of
the length (for low VDS )
VDS
Drain-induced barrier lowering
(for low L)
Parasitic Resistances
Polysilicon gate
LD
Drain
contact
S
RS
VGS,eff
RD
Drain
sat = 107
constant velocity
Esat = 1.5
E (V/ m)
n (cm2 /Vs)
n (cm/sec)
700
n0
250
0
Et (V/ m)
100
0.5
ID (mA)
VG S = 3
0.5
VG S = 2
VG S = 1
0.0
1.0
2.0
3.0
VDS (V)
4.0
(a) ID a s a function of V DS
5.0
ID (mA)
VG S = 4
1.0
Line a r De p e n d e n c e
VG S = 5
0
0.0
1.0
2.0
V G S (V)
(b) ID a s a function of V G S
(for VDS = 5 V).
3.0
Sub-Threshold Conduction
102
ln(ID) (A)
104
Linear region
106
108
1010
10120.0
VT 1.0
VGS (V)
2.0
3.0
Latchup
VDD
+
Rnwell
n-well
Rpsubs
VD D
p-source
Rnwell
p-substrate
(a) Origin of latchup
n-source
Rpsubs
SPICE MODELS
Level 1: Long Channel Equations - Very Simple
Level 2: Physical Model - Includes Velocity
Saturation and Threshold Variations
Level 3: Semi-Emperical - Based on curve fitting
to measured devices
Level 4 (BSIM): Emperical - Simple and Popular
Technology Evolution
Process Variations
Devices parameters vary between runs and even on
the same die!
Variations in the process parameters, such as impurity concentration densities, oxide thicknesses, and diffusion depths. These are caused by nonuniform conditions during the deposition and/or the diffusion of the
impurities. This introduces variations in the sheet resistances and transistor parameters such as the threshold voltage.
Variations in the dimensions of the devices, mainly resulting from the
limited resolution of the photolithographic process. This causes (W/L)
variations in MOS transistors and mismatches in the emitter areas of
bipolar devices.
Delay (nsec)
1.90
1.90
1.70
1.70
1.50
1.10 1.20 1.30 1.40 1.50 1.60
Leff (in mm)
1.50
0.90
0.80
0.70
0.60 0.50
VTp (V)