Palestra 4 Abram Belk
Palestra 4 Abram Belk
Palestra 4 Abram Belk
Families
Datasheet, Volume 1 of 2
Document Number:337344-001
Legal Lines and Disclaimers
You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel
products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted
which includes subject matter disclosed herein.
No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.
Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service
activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with
your system manufacturer or retailer or learn more at intel.com.
Intel technologies may require enabled hardware, specific software, or services activation. Check with your system manufacturer
or retailer.
The products described may contain design defects or errors known as errata which may cause the product to deviate from
published specifications. Current characterized errata are available on request.
Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for
a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or
usage in trade.
All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel
product specifications and roadmaps
Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-
4725 or visit www.intel.com/design/literature.htm. No computer system can be absolutely secure.
Intel, Intel Core, Celeron, Intel SpeedStep, Pentium, Intel VTune, and the Intel logo are trademarks of Intel Corporation in the U.S.
and/or other countries.
*Other names and brands may be claimed as the property of others.
Copyright © 2018, Intel Corporation. All rights reserved.
2 Datasheet, Volume 1 of 2
Contents
1 Introduction ............................................................................................................ 11
1.1 Processor Volatility Statement............................................................................. 14
1.2 Supported Technologies ..................................................................................... 14
1.3 Power Management Support ............................................................................... 14
1.3.1 Processor Core Power Management........................................................... 14
1.3.2 System Power Management ..................................................................... 15
1.3.3 Memory Controller Power Management...................................................... 15
1.3.4 Processor Graphics Power Management ..................................................... 15
1.3.4.1 Memory Power Savings Technologies ........................................... 15
1.3.4.2 Display Power Savings Technologies ............................................ 15
1.3.4.3 Graphics Core Power Savings Technologies................................... 15
1.4 Thermal Management Support ............................................................................ 16
1.5 Package Support ............................................................................................... 16
1.6 Ballout Information............................................................................................ 16
1.7 Processor Testability .......................................................................................... 16
1.8 Operating Systems Support ................................................................................ 16
1.9 Terminology ..................................................................................................... 17
1.10 Related Documents............................................................................................ 19
2 Interfaces................................................................................................................ 20
2.1 System Memory Interface................................................................................... 20
2.1.1 System Memory Technology Supported ..................................................... 20
2.1.1.1 DDR4 Supported Memory Modules and Devices ............................. 21
2.1.1.2 LPDDR3 Supported Memory Devices ............................................ 23
2.1.2 System Memory Timing Support ............................................................... 23
2.1.3 System Memory Organization Modes ......................................................... 24
2.1.4 System Memory Frequency...................................................................... 25
2.1.5 Technology Enhancements of Intel® Fast Memory Access (Intel® FMA) .......... 26
2.1.6 Data Scrambling .................................................................................... 26
2.1.7 ECC H-Matrix Syndrome Codes................................................................. 26
2.1.8 DDR I/O Interleaving .............................................................................. 27
2.1.9 Data Swapping....................................................................................... 28
2.1.10 DRAM Clock Generation........................................................................... 28
2.1.11 DRAM Reference Voltage Generation ......................................................... 29
2.1.12 Data Swizzling ....................................................................................... 29
2.2 PCI Express* Graphics Interface (PEG) ................................................................. 29
2.2.1 PCI Express* Support ............................................................................. 29
2.2.2 PCI Express* Architecture ....................................................................... 31
2.2.3 PCI Express* Configuration Mechanism ..................................................... 32
2.2.4 PCI Express* Equalization Methodology ..................................................... 32
2.3 Direct Media Interface (DMI)............................................................................... 33
2.3.1 DMI Lane Reversal and Polarity Inversion .................................................. 33
2.3.2 DMI Error Flow....................................................................................... 34
2.3.3 DMI Link Down ...................................................................................... 34
2.4 Processor Graphics ............................................................................................ 35
2.4.1 API Support (Windows*) ......................................................................... 35
2.4.2 Media Support (Intel® QuickSync & Clear Video Technology HD)................... 35
2.4.2.1 Hardware Accelerated Video Decode ............................................ 35
2.4.2.2 Hardware Accelerated Video Encode ............................................ 36
2.4.2.3 Hardware Accelerated Video Processing ....................................... 37
2.4.2.4 Hardware Accelerated Transcoding .............................................. 37
Datasheet, Volume 1 of 2 3
2.4.3 Switchable/Hybrid Graphics..................................................................... 38
2.4.4 Gen 9 LP Video Analytics......................................................................... 38
2.4.5 Gen 9 LP (9th Generation Low Power) Block Diagram ................................. 39
2.4.6 GT2/3 Graphic Frequency ....................................................................... 39
2.5 Display Interfaces ............................................................................................. 40
2.5.1 DDI Configuration .................................................................................. 40
2.5.2 eDP* Bifurcation .................................................................................... 41
2.5.3 Display Technologies .............................................................................. 43
2.5.4 DisplayPort* ......................................................................................... 45
2.5.5 High-Definition Multimedia Interface (HDMI*) ............................................ 46
2.5.6 Digital Video Interface (DVI) ................................................................... 47
2.5.7 embedded DisplayPort* (eDP*) ............................................................... 47
2.5.8 Integrated Audio.................................................................................... 47
2.5.9 Multiple Display Configurations (Dual Channel DDR) ................................... 48
2.5.10 Multiple Display Configurations (Single Channel DDR) ................................. 49
2.5.11 High-bandwidth Digital Content Protection (HDCP) ..................................... 50
2.5.12 Display Link Data Rate Support................................................................ 51
2.5.13 Display Bit Per Pixel (BPP) Support........................................................... 51
2.5.14 Display Resolution per Link Width ............................................................ 51
2.6 Platform Environmental Control Interface (PECI) ................................................... 52
2.6.1 PECI Bus Architecture............................................................................. 52
3 Technologies........................................................................................................... 55
3.1 Intel® Virtualization Technology (Intel® VT) ......................................................... 55
3.1.1 Intel® Virtualization Technology (Intel® VT) for IA-32, Intel® 64 and Intel®
Architecture (Intel® VT-X)....................................................................... 55
3.1.2 Intel® Virtualization Technology (Intel® VT) for Directed I/O (Intel® VT-d).... 57
3.2 Security Technologies........................................................................................ 60
3.2.1 Intel® Trusted Execution Technology (Intel® TXT) ...................................... 60
3.2.2 Intel® Advanced Encryption Standard New Instructions (Intel® AES-NI) ........ 61
3.2.3 PCLMULQDQ (Perform Carry-Less Multiplication Quad word) Instruction ........ 61
3.2.4 Intel® Secure Key .................................................................................. 61
3.2.5 Execute Disable Bit ................................................................................ 62
3.2.6 Boot Guard Technology........................................................................... 62
3.2.7 Intel® Supervisor Mode Execution Protection (SMEP) .................................. 62
3.2.8 Intel® Supervisor Mode Access Protection (SMAP) ...................................... 62
3.2.9 Intel® Memory Protection Extensions (Intel® MPX)..................................... 63
3.2.10 Intel® Software Guard Extensions (Intel® SGX) ......................................... 63
3.2.11 Intel® Virtualization Technology (Intel® VT) for Directed I/O (Intel® VT-d).... 64
3.3 Power and Performance Technologies .................................................................. 64
3.3.1 Intel® Hyper-Threading Technology (Intel® HT Technology) ........................ 64
3.3.2 Intel® Turbo Boost Technology 2.0........................................................... 64
3.3.2.1 Intel® Turbo Boost Technology 2.0 Frequency .............................. 64
3.3.3 Intel® Thermal Velocity Boost (TVB)......................................................... 65
3.3.4 Intel® Advanced Vector Extensions 2 (Intel® AVX2).................................... 65
3.3.5 Intel® 64 Architecture x2APIC ................................................................. 66
3.3.6 Power Aware Interrupt Routing (PAIR) ...................................................... 67
3.3.7 Intel® Transactional Synchronization Extensions (Intel® TSX-NI) ................. 67
3.4 Debug Technologies .......................................................................................... 67
3.4.1 Intel® Processor Trace ........................................................................... 67
4 Power Management ................................................................................................ 68
4.1 Advanced Configuration and Power Interface (ACPI) States Supported ..................... 70
4.2 Processor IA Core Power Management ................................................................. 72
4.2.1 OS/HW Controlled P-states...................................................................... 72
4.2.1.1 Enhanced Intel® SpeedStep® Technology .................................... 72
4 Datasheet, Volume 1 of 2
4.2.1.2 Intel® Speed Shift Technology .................................................... 73
4.2.2 Low-Power Idle States ............................................................................ 73
4.2.3 Requesting Low-Power Idle States ............................................................ 74
4.2.4 Processor IA Core C-State Rules ............................................................... 74
4.2.5 Package C-States ................................................................................... 76
4.2.6 Package C-States and Display Resolutions ................................................. 79
4.3 Integrated Memory Controller (IMC) Power Management ........................................ 80
4.3.1 Disabling Unused System Memory Outputs ................................................ 80
4.3.2 DRAM Power Management and Initialization ............................................... 80
4.3.2.1 Initialization Role of CKE ............................................................ 81
4.3.2.2 Conditional Self-Refresh............................................................. 81
4.3.2.3 Dynamic Power-Down................................................................ 82
4.3.2.4 DRAM I/O Power Management .................................................... 82
4.3.3 DDR Electrical Power Gating (EPG)............................................................ 82
4.3.4 Power Training ....................................................................................... 83
4.4 PCI Express* Power Management ........................................................................ 83
4.5 Direct Media Interface (DMI) Power Management................................................... 84
4.6 Processor Graphics Power Management ................................................................ 84
4.6.1 Memory Power Savings Technologies ........................................................ 84
4.6.1.1 Intel® Rapid Memory Power Management (Intel® RMPM) ............... 84
4.6.1.2 Intel® Smart 2D Display Technology (Intel® S2DDT) ..................... 84
4.6.2 Display Power Savings Technologies ......................................................... 84
4.6.2.1 Intel® (Seamless & Static) Display Refresh Rate Switching
(DRRS) with eDP* Port .............................................................. 84
4.6.2.2 Intel® Automatic Display Brightness ............................................ 84
4.6.2.3 Smooth Brightness.................................................................... 85
4.6.2.4 Intel® Display Power Saving Technology (Intel® DPST) 6.0 ............ 85
4.6.2.5 Panel Self-Refresh 2 (PSR 2) ...................................................... 85
4.6.2.6 Low-Power Single Pipe (LPSP)..................................................... 85
4.6.3 Processor Graphics Core Power Savings Technologies .................................. 86
4.6.3.1 Intel® Graphics Dynamic Frequency ............................................ 86
4.6.3.2 Intel® Graphics Render Standby Technology (Intel® GRST) ............ 86
4.6.3.3 Dynamic FPS (DFPS) ................................................................. 86
4.7 System Agent Enhanced Intel® Speedstep® Technology ......................................... 86
4.8 Voltage Optimization.......................................................................................... 87
4.9 ROP (Rest Of Platform) PMIC .............................................................................. 87
5 Thermal Management .............................................................................................. 88
5.1 Processor Thermal Management .......................................................................... 88
5.1.1 Thermal Considerations........................................................................... 88
5.1.2 Intel® Turbo Boost Technology 2.0 Power Monitoring .................................. 89
5.1.3 Intel® Turbo Boost Technology 2.0 Power Control ....................................... 89
5.1.3.1 Package Power Control .............................................................. 89
5.1.3.2 Platform Power Control .............................................................. 90
5.1.3.3 Turbo Time Parameter (Tau) ...................................................... 91
5.1.4 Configurable TDP (cTDP) and Low-Power Mode ........................................... 91
5.1.4.1 Configurable TDP ...................................................................... 91
5.1.4.2 Low-Power Mode....................................................................... 92
5.1.5 Thermal Management Features ................................................................ 93
5.1.5.1 Adaptive Thermal Monitor .......................................................... 93
5.1.5.2 Digital Thermal Sensor .............................................................. 95
5.1.5.3 PROCHOT# Signal..................................................................... 96
5.1.5.4 Bi-Directional PROCHOT#........................................................... 96
5.1.5.5 Voltage Regulator Protection using PROCHOT# ............................. 97
5.1.5.6 Thermal Solution Design and PROCHOT# Behavior ........................ 97
5.1.5.7 Low-Power States and PROCHOT# Behavior ................................. 97
5.1.5.8 THERMTRIP# Signal .................................................................. 97
Datasheet, Volume 1 of 2 5
5.1.5.9 Critical Temperature Detection ................................................... 97
5.1.5.10 On-Demand Mode .................................................................... 98
5.1.5.11 MSR Based On-Demand Mode .................................................... 98
5.1.5.12 I/O Emulation-Based On-Demand Mode....................................... 98
5.1.6 Intel® Memory Thermal Management ....................................................... 98
5.2 All-Processor Line Thermal and Power Specifications.............................................. 99
5.3 HU-Processor Line Thermal and Power Specifications ............................................100
5.4 S-Processor Line Thermal and Power Specifications ..............................................102
5.4.1 Thermal Profile for PCG 2015D Processor .................................................107
5.4.2 Thermal Profile for PCG 2015C Processor .................................................108
5.4.3 Thermal Profile for PCG 2015B Processor .................................................109
5.4.4 Thermal Metrology ................................................................................110
5.4.5 Fan Speed Control Scheme with Digital Thermal Sensor (DTS) 1.1 ..............110
5.4.6 Fan Speed Control Scheme with Digital Thermal Sensor (DTS) 2.0 ..............112
6 Signal Description ..................................................................................................114
6.1 System Memory Interface .................................................................................114
6.2 PCI Express* Graphics (PEG) Signals ..................................................................117
6.3 Direct Media Interface (DMI) Signals ..................................................................117
6.4 Reset and Miscellaneous Signals ........................................................................118
6.5 embedded DisplayPort* (eDP*) Signals...............................................................119
6.6 Display Interface Signals ..................................................................................119
6.7 Processor Clocking Signals ................................................................................120
6.8 Testability Signals ............................................................................................120
6.9 Error and Thermal Protection Signals ..................................................................121
6.10 Power Sequencing Signals.................................................................................121
6.11 Processor Power Rails.......................................................................................123
6.12 Ground, Reserved and Non-Critical to Function (NCTF) Signals...............................124
6.13 Processor Internal Pull-Up / Pull-Down Terminations .............................................124
7 Electrical Specifications .........................................................................................125
7.1 Processor Power Rails.......................................................................................125
7.1.1 Power and Ground Pins..........................................................................125
7.1.2 VCC Voltage Identification (VID) ..............................................................125
7.2 DC Specifications .............................................................................................126
7.2.1 Processor Power Rails DC Specifications ...................................................126
7.2.1.1 Vcc DC Specifications ...............................................................126
7.2.1.2 VccGT DC Specifications............................................................128
7.2.1.3 VDDQ DC Specifications ...........................................................130
7.2.1.4 VccSA DC Specifications ...........................................................131
7.2.1.5 VccIO DC Specifications ...........................................................132
7.2.1.6 VccOPC, VccEOPIO DC Specifications .........................................132
7.2.1.7 VccOPC_1p8 DC Specifications.....................................................133
7.2.1.8 VccST DC Specifications ...........................................................134
7.2.1.9 VccPLL DC Specifications ..........................................................135
7.2.2 Processor Interfaces DC Specifications .....................................................136
7.2.2.1 LPDDR3 DC Specifications ........................................................136
7.2.2.2 DDR4 DC Specifications............................................................137
7.2.2.3 PCI Express* Graphics (PEG) DC Specifications ...........................138
7.2.2.4 Digital Display Interface (DDI) DC Specifications .........................138
7.2.2.5 embedded DisplayPort* (eDP*) DC Specification..........................138
7.2.2.6 CMOS DC Specifications ...........................................................139
7.2.2.7 GTL and OD DC Specifications ...................................................139
7.2.2.8 PECI DC Characteristics............................................................140
8 Package Mechanical Specifications.........................................................................142
8.1 Package Mechanical Attributes ...........................................................................142
8.2 Package Loading Specifications ..........................................................................143
6 Datasheet, Volume 1 of 2
8.3 Package Storage Specifications ......................................................................... 143
Figures
1-1 SH-Processor Line Platforms .................................................................................... 12
1-2 U-Processor Line Platforms ...................................................................................... 13
2-1 Intel® Flex Memory Technology Operations ............................................................... 25
2-2 Interleave (IL) and Non-Interleave (NIL) Modes Mapping............................................. 28
2-3 PCI Express* Related Register Structures in the Processor ........................................... 32
2-4 Example for DMI Lane Reversal Connection................................................................ 34
2-5 Video Analytics Common Use Cases .......................................................................... 38
2-6 Gen 9 LP Block Diagram .......................................................................................... 39
2-7 Processor Display Architecture (with 3 DDI ports as an example) .................................. 45
2-8 DisplayPort* Overview ............................................................................................ 46
2-9 HDMI* Overview .................................................................................................... 47
2-10 Example for PECI Host-Clients Connection ................................................................. 53
2-11 Example for PECI EC Connection ............................................................................. 54
3-1 Device to Domain Mapping Structures ....................................................................... 58
4-1 Processor Power States ........................................................................................... 69
4-2 Processor Package and IA Core C-States ................................................................... 70
4-3 Idle Power Management Breakdown of the Processor IA Cores ..................................... 73
4-4 Package C-State Entry and Exit ................................................................................ 77
5-1 Package Power Control............................................................................................ 90
5-2 Thermal Test Vehicle Thermal Profile for PCG 2015D Processor................................... 107
5-3 Thermal Test Vehicle Thermal Profile for PCG 2015C Processor ................................... 108
5-4 Thermal Test Vehicle Thermal Profile for PCG 2015B Processor ................................... 109
5-5 Thermal Test Vehicle (TTV) Case Temperature (TCASE) Measurement Location............. 110
5-6 Digital Thermal Sensor (DTS) 1.1 Definition Points.................................................... 111
5-7 Digital Thermal Sensor (DTS) 1.1 Definition Points.................................................... 113
7-1 Input Device Hysteresis ........................................................................................ 140
Tables
1-1 Processor Lines ...................................................................................................... 11
1-2 Terminology .......................................................................................................... 17
1-3 Related Documents ................................................................................................ 19
2-1 Processor DDR Memory Speed Support ..................................................................... 20
2-2 Supported DDR4 Non-ECC UDIMM Module Configurations ............................................ 21
2-3 Supported DDR4 Non-ECC SODIMM Module Configurations .......................................... 22
2-4 Supported DDR4 ECC SODIMM Module Configurations ................................................. 22
2-5 Supported DDR4 Memory Down Device Configurations ................................................ 22
2-6 Supported LPDDR3 x32 DRAMs Configurations ........................................................... 23
2-7 Supported LPDDR3 x64 DRAMs Configurations ........................................................... 23
2-8 DRAM System Memory Timing Support ..................................................................... 24
2-9 DRAM System Memory Timing Support (LPDDR3) ....................................................... 24
2-10 ECC H-Matrix Syndrome Codes ................................................................................ 26
2-11 Interleave (IL) and Non-Interleave (NIL) Modes Pin Mapping........................................ 27
2-12 PCI Express* Bifurcation and Lane Reversal Mapping .................................................. 30
2-13 PCI Express* Maximum Transfer Rates and Theoretical Bandwidth ................................ 31
2-14 Hardware Accelerated Video Decoding....................................................................... 36
2-15 Hardware Accelerated Video Encode ......................................................................... 36
2-16 Switchable/Hybrid Graphics Support ......................................................................... 38
2-17 GT2/3 Graphics Frequency (S/H/U-Processor Line) ..................................................... 39
2-18 DDI Ports Availability .............................................................................................. 40
2-19 VGA and Embedded DisplayPort* (eDP*) Bifurcation Summary..................................... 41
Datasheet, Volume 1 of 2 7
2-20 VGA and Embedded DisplayPort* (eDP*) Bifurcation Summary .................................... 41
2-21 VGA and Embedded DisplayPort* (eDP*) Bifurcation Summary .................................... 41
2-22 Embedded DisplayPort (eDP*)/DDI Ports Availability .................................................. 41
2-23 Embedded DisplayPort (eDP*)/DDI Ports Availability .................................................. 42
2-24 Embedded DisplayPort (eDP*)/DDI Ports Availability .................................................. 42
2-25 Display Technologies Support .................................................................................. 43
2-26 Display Resolutions and Link Bandwidth for Multi-Stream Transport calculations............. 43
2-27 Processor Supported Audio Formats over HDMI and DisplayPort* ................................. 48
2-28 Maximum Display Resolution .................................................................................. 48
2-29 Maximum Display Resolution .................................................................................. 49
2-30 U-Processor Display Resolution Configuration ........................................................... 49
2-31 H/S -Processor Line Display Resolution Configuration................................................. 49
2-32 HDCP Display supported Implications Table ............................................................... 50
2-33 Display Link Data Rate Support ............................................................................... 51
2-34 Display Resolution and Link Rate Support ................................................................. 51
2-35 Display Bit Per Pixel (BPP) Support.......................................................................... 51
2-36 Supported Resolutions1 for HBR (2.7 Gbps) by Link Width.......................................... 51
2-37 Supported Resolutions1 for HBR2 (5.4 Gbps) by Link Width ........................................ 52
4-1 System States....................................................................................................... 70
4-2 Processor IA Core / Package State Support ............................................................... 71
4-3 Integrated Memory Controller (IMC) States ............................................................... 71
4-4 PCI Express* Link States ........................................................................................ 71
4-5 Direct Media Interface (DMI) States ......................................................................... 71
4-6 G, S, and C Interface State Combinations ................................................................. 72
4-7 Deepest Package C-State Available .......................................................................... 79
4-8 Targeted Memory State Conditions........................................................................... 82
4-9 Package C-States with PCIe* Link States dependencies .............................................. 83
5-1 Configurable TDP Modes ......................................................................................... 92
5-2 TDP Specifications (HU-Processor Line)....................................................................100
5-3 Junction Temperature Specifications........................................................................100
5-4 Package Turbo Specifications (U/H-Processor Line)....................................................101
5-5 TDP Specifications (S-Processor Line) ......................................................................102
5-6 Low Power and TTV Specifications (S-Processor Line) ................................................103
5-7 Package Turbo Specifications (S-Processor Lines)......................................................105
5-9 Thermal Test Vehicle Thermal Profile for PCG 2015D Processor ...................................107
5-8 TCONTROL Offset Configuration (S-Processor Line - Client) ...........................................107
5-10 Thermal Test Vehicle Thermal Profile for PCG 2015C Processor ...................................108
5-11 Thermal Test Vehicle Thermal Profile for PCG 2015B Processor ...................................109
5-12 Digital Thermal Sensor (DTS) 1.1 Thermal Solution Performance Above TCONTROL ..........111
5-13 Thermal Margin Slope ...........................................................................................113
6-1 Signal Tables Terminology .....................................................................................114
6-2 LPDDR3 Memory Interface .....................................................................................114
6-3 DDR4 Memory Interface ........................................................................................115
6-4 System Memory Reference and Compensation Signals ...............................................117
6-5 PCI Express* Interface ..........................................................................................117
6-6 DMI Interface Signals ............................................................................................117
6-7 Reset and Miscellaneous Signals .............................................................................118
6-8 embedded DisplayPort* Signals ..............................................................................119
6-9 Display Interface Signals .......................................................................................119
6-10 Processor Clocking Signals .....................................................................................120
6-11 Testability Signals.................................................................................................120
6-12 Error and Thermal Protection Signals.......................................................................121
6-13 Power Sequencing Signals......................................................................................121
6-14 Processor Power Rails Signals.................................................................................123
6-15 Processor Ground Rails Signals ...............................................................................123
8 Datasheet, Volume 1 of 2
6-16 GND, RSVD, and NCTF Signals ............................................................................... 124
6-17 Processor Internal Pull-Up / Pull-Down Terminations ................................................. 124
7-1 Processor Power Rails ........................................................................................... 125
7-2 Processor IA core (Vcc) Active and Idle Mode DC Voltage and Current Specifications ..... 126
7-3 Processor Graphics (VccGT) Supply DC Voltage and Current Specifications.................... 128
7-4 Memory Controller (VDDQ) Supply DC Voltage and Current Specifications .................... 130
7-5 System Agent (VccSA) Supply DC Voltage and Current Specifications .......................... 131
7-6 Processor I/O (VccIO) Supply DC Voltage and Current Specifications............................ 132
7-7 VCCOPC ,VCCEOPIOVoltage Levels ............................................................................ 133
7-8 Processor OPC (VccOPC), Processor EOPIO (VccEOPIO) Supply DC Voltage and Current
Specifications ...................................................................................................... 133
7-9 Processor OPC (VccOPC_1p8) Supply DC Voltage and Current Specifications ................... 133
7-10 Vcc Sustain (VccST) Supply DC Voltage and Current Specifications ............................. 134
7-11 Vcc Sustain Gated (VccSTG) Supply DC Voltage and Current Specifications .................. 134
7-12 Processor PLL (VccPLL) Supply DC Voltage and Current Specifications ......................... 135
7-13 Processor PLL_OC (VccPLL_OC) Supply DC Voltage and Current Specifications.............. 135
7-14 LPDDR3 Signal Group DC Specifications................................................................... 136
7-15 DDR4 Signal Group DC Specifications...................................................................... 137
7-16 PCI Express* Graphics (PEG) Group DC Specifications ............................................... 138
7-17 Digital Display Interface Group DC Specifications (DP/HDMI)...................................... 138
7-18 embedded DisplayPort* (eDP*) Group DC Specifications............................................ 138
7-19 CMOS Signal Group DC Specifications ..................................................................... 139
7-20 GTL Signal Group and Open Drain Signal Group DC Specifications............................... 139
7-21 PECI DC Electrical Limits ....................................................................................... 140
8-1 Package Loading Specifications .............................................................................. 143
8-2 Package Storage Specifications .............................................................................. 143
Datasheet, Volume 1 of 2 9
Revision History
§§
10 Datasheet, Volume 1 of 2
Introduction
1 Introduction
The 8th Gen Intel® Core™ Processor is built on 14-nanometer process technology.
The U-Processor Line is offered in a 1-Chip Platform that includes the Intel® 300 Series
Chipset Families Platform Controller Hub (PCH) die on the same package as the
processor die. Refer Figure 1-2.
The H-Processor and S-Processor Lines are offered in a 2-Chip Platform. Refer
Figure 1-1.
The following table describes the processor lines covered in this document.
6 GT2
H-Processor Line BGA1440 45W N/A 2-Chip
4 GT2
Notes:
1. Processor Lines offering may change.
2. Some of the SKUs may be offered only for Server/WS. For more details, contact your Intel representative.
3. In general, 8th Gen Intel® Core™ Processor pairs with Intel® 300 Series Chipset Families Platform Controller Hub.
S-Processor Line (DT) SKUs may also pair with Intel® Z370 chipset SKUs.
Throughout this document, the 8th Gen Intel® Core™ Processor families may be
referred to simply as “processor”. Intel® 300 Series Chipset Families Platform
Controller Hub (PCH) may be referred to simply as “PCH”.
Datasheet, Volume 1 of 2 11
Introduction
12 Datasheet, Volume 1 of 2
Introduction
Datasheet, Volume 1 of 2 13
Introduction
Note: Power down refers to state which all processor power rails are off.
Note: The availability of the features may vary between processor SKUs.
14 Datasheet, Volume 1 of 2
Introduction
Note: Package C-states above C8 are not supported in S-Processor Line paired with Intel®
200 (including X299) and Intel® Z370 Series Chipset Families Platform Controller Hub.
Datasheet, Volume 1 of 2 15
Introduction
Note: When separate XDP connectors will be used at C8–C10 states, the processor will need
to be waked up using the PCH.
The processor includes boundary-scan for board and system level testability.
16 Datasheet, Volume 1 of 2
Introduction
1.9 Terminology
Datasheet, Volume 1 of 2 17
Introduction
18 Datasheet, Volume 1 of 2
Introduction
§§
Datasheet, Volume 1 of 2 19
Interfaces
2 Interfaces
Note: If the HS-Processor Lines memory interface is configured to one DIMM per Channel, the
processor can use either of the DIMMs, DIMM0 or DIMM1, signals CTRL[1:0] or
CTRL[3:2].
S-Processor Line
N/A 26664 21332 N/A
(AIO SODIMM) 6+2
S-Processor Line
N/A 2400 21332 N/A
(AIO SODIMM) 4+2
20 Datasheet, Volume 1 of 2
Interfaces
Notes:
1. 1DPC refers to when only 1 DIMM slot per Channel is routed. 2DPC refers to when 2
DIMM slots per Channel are routed and are fully populated or partially populated with 1
DIMM only.
2. S-Processor SO-DIMM 2DPC is limited to 2133 MT/s due to Daisy Chain topology.
3. S-Processor 6+2/8+2 DDR4 2666 MT/s 2DPC UDIMM is supported when channel is
populated with the same UDIMM part number.
4. DDR4 2666 MT/s support is limited to SoDIMM raw cards versions A, C, E, D and G.
Datasheet, Volume 1 of 2 21
Interfaces
Notes:
1. The maximum system capacity for x8 devices refers to 2 channels, 2 ranks systems
2. The maximum system capacity for x16 devices refers to 2 channels, 1 rank systems
22 Datasheet, Volume 1 of 2
Interfaces
Notes:
1. x32 devices are 178 balls.
2. SDP = Single Die Package, DDP = Dual Die Package, QDP = Quad Die Package
Notes:
1. x64 devices are 253 balls.
2. SDP = Single Die Package, DDP = Dual Die Package, QDP = Quad Die Package
Datasheet, Volume 1 of 2 23
Interfaces
9/10/11/
DDR4 2666 19 19 19 12/14/16/ 1 or 2 2N
18
LPDDR3 1866 14 17 17 20 11
LPDDR3 2133 16 20 20 23 13
Notes:
1. tRPpb = Row Precharge typical time (single bank)
2. tRPab = Row Precharge typical time (all banks)
Single-Channel Mode
In this mode, all memory cycles are directed to a single channel. Single-Channel mode
is used when either the Channel A or Channel B DIMM connectors are populated in any
order, but not both.
The IMC supports Intel Flex Memory Technology Mode. Memory is divided into a
symmetric and asymmetric zone. The symmetric zone starts at the lowest address in
each channel and is contiguous until the asymmetric zone begins or until the top
address of the channel with the smaller capacity is reached. In this mode, the system
runs with one zone of dual-channel mode and one zone of single-channel mode,
simultaneously, across the whole memory array.
Note: Channels A and B can be mapped for physical channel 0 and 1 respectively or vice
versa. However, channel A size should be greater or equal to channel B size.
24 Datasheet, Volume 1 of 2
Interfaces
Note: The DRAM device technology and width may vary from one channel to the other.
Datasheet, Volume 1 of 2 25
Interfaces
The memory controller has an advanced command scheduler where all pending
requests are examined simultaneously to determine the most efficient request to be
issued next. The most efficient request is picked from all pending requests and issued
to system memory Just-in-Time to make optimal use of Command Overlapping. Thus,
instead of having all memory access requests go individually through an arbitration
mechanism forcing requests to be executed one at a time, they can be started without
interfering with the current request allowing for concurrent issuing of requests. This
allows for optimized bandwidth and reduced latency while maintaining appropriate
command spacing to meet system memory protocol.
Command Overlap
Command Overlap allows the insertion of the DRAM commands between the Activate,
Pre-charge, and Read/Write commands normally used, as long as the inserted
commands do not affect the currently executing command. Multiple commands can be
issued in an overlapping manner, increasing the efficiency of system memory protocol.
Out-of-Order Scheduling
While leveraging the Just-in-Time Scheduling and Command Overlap enhancements,
the IMC continuously monitors pending requests to system memory for the best use of
bandwidth and reduction of latency. If there are multiple requests to the same open
page, these requests would be launched in a back to back manner to make optimum
use of the open memory page. This ability to reorder requests on the fly allows the IMC
to further reduce latency and increase bandwidth efficiency.
0 No Error
1 64 37 26 81 2 146 53
2 65 38 46 82 18 148 4
26 Datasheet, Volume 1 of 2
Interfaces
4 66 41 61 84 34 152 20
7 60 42 9 88 50 161 49
8 67 44 16 97 21 162 1
11 36 47 23 98 38 164 17
13 27 49 63 100 54 168 33
14 3 50 47 104 5 176 44
16 68 52 14 112 52 193 8
19 55 56 30 128 71 194 24
21 10 64 70 131 22 196 40
22 29 67 6 133 58 200 56
25 45 69 42 134 13 208 19
26 57 70 62 137 28 224 11
28 0 73 12 138 41 241 7
31 15 74 25 140 48 242 31
32 69 76 32 143 43 244 59
35 39 79 51 145 37 248 35
Notes:
1. All other syndrome values indicate unrecoverable error (more than one error).
2. This table is relevant only for H-Processor ECC supported SKUs.
Table 2-11. Interleave (IL) and Non-Interleave (NIL) Modes Pin Mapping (Sheet 1 of 2)
IL (DDR4) NIL (DDR4, LPDDR3)
Datasheet, Volume 1 of 2 27
Interfaces
Table 2-11. Interleave (IL) and Non-Interleave (NIL) Modes Pin Mapping (Sheet 2 of 2)
IL (DDR4) NIL (DDR4, LPDDR3)
28 Datasheet, Volume 1 of 2
Interfaces
This section describes the PCI Express* interface capabilities of the processor. Refer the
PCI Express Base* Specification 3.0 for details on PCI Express*.
Datasheet, Volume 1 of 2 29
Interfaces
Reversed
2x8 x8 x8 N/A 1 0 1 0 1 2 3 4 5 6 7 0 1 2 3 4 5 6 7
2x8 x8 x8 N/A 1 0 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0
Reversed
1x8+2x4 x8 x4 x4 0 0 1 0 1 2 3 4 5 6 7 0 1 2 3 0 1 2 3
1x8+2x4 x8 x4 x4 0 0 0 3 2 1 0 3 2 1 0 7 6 5 4 3 2 1 0
Reversed
Notes:
1. For CFG bus details, refer to Section 6.4.
2. Support is also provided for narrow width and use devices with lower number of lanes (that is, usage on x4 configuration),
however further bifurcation is not supported.
3. In case that more than one device is connected, the device with the highest lane count, should always be connected to the
lower lanes, as follows:
— Connect lane 0 of 1st device to lane 0.
— Connect lane 0 of 2nd device to lane 8.
— Connect lane 0 of 3rd device to lane 12.
For example:
a. When using 1x8 + 2x4, the 8 lane device should use lanes 0:7.
b. When using 1x4 + 1x2, the 4 lane device should use lanes 0:3, and other 2 lanes device should use lanes 8:9.
c. When using 1x4 + 1x2 + 1x1, 4 lane device should use lanes 0:3, two lane device should use lanes 8:9, one lane
device should use lane 12.
4. for reversal lanes, for example:
When using 1x8, the 8 lane device should use lanes 8:15, so lane 15 will be connected to lane 0 of the Device.
30 Datasheet, Volume 1 of 2
Interfaces
The following table summarizes the transfer rates and theoretical bandwidth of PCI
Express* link.
Table 2-13. PCI Express* Maximum Transfer Rates and Theoretical Bandwidth
Note: The processor has limited support for Hot-Plug. For details, refer to Section 4.4.
The PCI Express* configuration uses standard mechanisms as defined in the PCI Plug
and-Play specification. The processor PCI Express* ports support Gen 3.
At 8 GT/s, Gen3 operation results in twice as much bandwidth per lane as compared to
Gen 2 operation. The 16 lanes port can operate at 2.5 GT/s, 5 GT/s, or 8 GT/s.
Gen 3 PCI Express* uses a 128b/130b encoding which is about 23% more efficient
than the 8b/10b encoding used in Gen 1 and Gen 2.
The PCI Express* architecture is specified in three layers – Transaction Layer, Data Link
Layer, and Physical Layer. Refer the PCI Express Base Specification 3.0 for details of PCI
Express* architecture.
Datasheet, Volume 1 of 2 31
Interfaces
The PCI Express* Host Bridge is required to translate the memory-mapped PCI
Express* configuration space accesses from the host processor to PCI Express*
configuration cycles. To maintain compatibility with PCI configuration addressing
mechanisms, it is recommended that system software access the enhanced
configuration space using 32-bit operations (32-bit aligned) only. Refer the PCI Express
Base Specification for details of both the PCI-compatible and PCI Express* Enhanced
configuration mechanisms and transaction rules.
Adjusting transmitter and receiver of the lanes is done to improve signal reception
quality and for improving link robustness and electrical margin.
The link timing margins and voltage margins are strongly dependent on equalization of
the link.
32 Datasheet, Volume 1 of 2
Interfaces
• Full RX Equalization and acquisition for: AGC (Adaptive Gain Control), CDR (Clock
and Data Recovery), adaptive DFE (decision feedback equalizer) and adaptive CTLE
peaking (continuous time linear equalizer).
• Full adaptive phase 3 EQ compliant with PCI Express* Gen 3 specification
Refer the PCI Express* Base Specification 3.0 for details on PCI Express* equalization.
Direct Media Interface (DMI) connects the processor and the PCH.
Main characteristics:
• 4 lanes Gen 3 DMI support
• 8 GT/s point-to-point DMI interface to PCH
• DC coupling - no capacitors between the processor and the PCH
• PCH end-to-end lane reversal across the link
• Half-Swing support (low-power/low-voltage)
• DMI Supports L0s and L1 Link states (depending on the PCH SKU and support).
Note: Polarity Inversion and Lane Reversal on DMI Link are not allowed in S-Processor Line
paired with Intel® 200 (including X299) and Intel® Z370 Series Chipset Families.
Note: Polarity Inversion is supported on all the Receiver Lanes. Processor DMI will
autonomously detects the polarity inversion (Rx+ and Rx- is connected reversed)
based on the Training Sequence received and enabled it during Link Training.
Note: Processor DMI Lane Reversal is not supported, However PCH DMI Lane reversal is
supported see Figure 2-4, “Example for DMI Lane Reversal Connection” for more
information.
Datasheet, Volume 1 of 2 33
Interfaces
Notes:
1. DMI Lane Reversal is supported only on CNP PCH-H and not on the Processor.
2. L[7:0] - Processor and PCH DMI Controller Logical Lane Numbers.
3. P[7:0] - Processor and PCH DMI Package Pin Lane Numbers.
Downstream transactions that had been successfully transmitted across the link prior
to the link going down may be processed as normal. No completions from downstream,
non-posted transactions are returned upstream over the DMI link after a link down
event.
34 Datasheet, Volume 1 of 2
Interfaces
The processor graphics architecture delivers high dynamic range of scaling to address
segments spanning low power to high power, increased performance per watt, support
for next generation of APIs. Gen 9 LP scalable architecture is partitioned by usage
domains along Render/Geometry, Media, and Display. The architecture also delivers
very low-power video playback and next generation analytic and filters for imaging-
related applications. The new Graphics Architecture includes 3D compute elements,
Multi-format HW assisted decode/encode pipeline, and Mid-Level Cache (MLC) for
superior high definition playback, video quality, and improved 3D performance and
media.
The Display Engine handles delivering the pixels to the screen. GSA (Graphics in
System Agent) is the primary channel interface for display memory accesses and PCI-
like traffic in and out.
The display engine supports the latest display standards such as eDP* 1.4, DP* 1.2,
HDMI* 1.4, HW support for blend, scale, rotate, compress, high PPI support, and
advanced SRD2 display power management.
DirectX* extensions:
• PixelSync, InstantAccess, Conservative Rasterization, Render Target Reads,
Floating-point De-norms, Shared Virtual memory, Floating Point atomics, MSAA
sample-indexing, Fast Sampling (Coarse LOD), Quilted Textures, GPU Enqueue
Kernels, GPU Signals processing unit. Other enhancements include color
compression.
Note: All supported media codecs operate on 8 bpc, YCbCr 4:2:0 video profiles.
Datasheet, Volume 1 of 2 35
Interfaces
The HW decode is exposed by the graphics driver using the following APIs:
• Direct3D* 9 Video API (DXVA2)
• Direct3D11 Video API
• Intel Media SDK
• MFT (Media Foundation Transform) filters.
Main
MPEG2 Main 1080p
High
Advanced L3
VC1/WMV9 Main High 3840x3840
Simple Simple
High
AVC/H264 Main L5.1 2160p(4K)
MVC & stereo
Expected performance:
• More than 16 simultaneous decode streams @ 1080p.
Note: Actual performance depends on the processor SKU, content bit rate, and memory
frequency. Hardware decode for H264 SVC is not supported.
The HW encode is exposed by the graphics driver using the following APIs:
• Intel Media SDK
• MFT (Media Foundation Transform) filters
36 Datasheet, Volume 1 of 2
Interfaces
There is support for Hardware assisted Motion Estimation engine for AVC/MPEG2
encode, True Motion, and Image stabilization applications.
The HW video processing is exposed by the graphics driver using the following APIs:
• Direct3D* 9 Video API (DXVA2).
• Direct3D 11 Video API.
• Intel Media SDK.
• MFT (Media Foundation Transform) filters.
• Intel CUI SDK.
Note: Not all features are supported by all the above APIs. Refer to the relevant
documentation for more details.
Expected performance:
• U-Processor Line: 12x 1080p30 RT (same as previous generation).
• H-Processor Line: 18x 1080p30 RT (same as previous generation).
• S-Processor Line: 18x 1080p30 RT (same as previous generation).
Datasheet, Volume 1 of 2 37
Interfaces
Note: Actual performance depends on Processor Line, video processing algorithms used,
content bit rate, and memory frequency.
Switchable graphics: The Switchable Graphics feature allows the user to switch
between using the Intel integrated graphics and a discrete graphics card. The Intel
Integrated Graphics driver will control the switching between the modes. In most cases
it will operate as follows: when connected to AC power - Discrete graphic card; when
connected to DC (battery) - Intel integrated GFX
Hybrid graphics: Intel integrated graphics and a discrete graphics card work
cooperatively to achieve enhanced power and performance.
Note:
1. Contact your graphics vendor to check for support.
2. Intel does not validate any SG configurations on Win8.1 or Win10.
38 Datasheet, Volume 1 of 2
Interfaces
GT Unslice + GT Unslice +
Segment GT Unslice
1 GT Slice 2 GT Slice
Datasheet, Volume 1 of 2 39
Interfaces
Notes:
1. For more information, Refer Section 2.5.2, “eDP* Bifurcation”
2. 3xDDC (DDPB, DDPC, DDPD) are valid for all the processor SKUs (for U-Processor Line DDC
signals description, refer to Intel® 300 Series Chipset Families Platform Controller Hub
Datasheet.
3. 5xHPD (PCH) inputs (eDP_HPD, DDPB_HPD0, DDPC_HPD1, DDPD_HPD2, DDPE_HPD3) are
valid for all processor SKUs.
4. No Port D for U-Processor Line. DDI3_AUX are exists as reserved.
5. VBT provides a configuration option to select the four AUX channels A/B/C/D for a given port,
based on how the aux channel lines are connected physically on the board.
Note: The processor platform supports DP Type-C implementation with additional discrete
components.
40 Datasheet, Volume 1 of 2
Interfaces
eDP - DDIA
N/A
(eDP lower x2 lanes, [1:0])
VGA - DDIE2
N/A
(DP upper x2 lanes, [3:2])
Notes:
1. Requires a DP to VGA converter.
2. DP-to-VGA converter on the processor ports is supported using external dongle only, display
driver software for VGA dongles which configures the VGA port as a DP branch device.
eDP - DDIA
Yes
(eDP lower x2 lanes, [1:0])
VGA - DDIE2
Yes1
(DP upper x2 lanes, [3:2])
Notes:
1. Requires a DP to VGA converter.
2. DP-to-VGA converter on the processor ports is supported using external dongle only, display
driver software for VGA dongles which configures the VGA port as a DP branch device.
eDP - DDIA
Yes
(eDP lower x2 lanes, [1:0])
VGA - DDIE2
Yes1
(DP upper x2 lanes, [3:2])
Notes:
1. Requires a DP to VGA converter.
2. DP-to-VGA converter on the processor ports is supported using external dongle only, display
driver software for VGA dongles which configures the VGA port as a DP branch device.
Datasheet, Volume 1 of 2 41
Interfaces
Notes:
1. Port E is bifurcated from eDP, when VGA is used, needs to use available AUX (if HDMI is in used).
a. For example, DT can use eDP_AUX for VGA converter which is available as free Design but HPD
should be used as DDPE_HPD3.
2. 3xDDC (DDPB, DDPC, DDPD) are valid for all the processor SKUs (for U/Y-Processor Line DDC signals
description, refer to the PCH datasheet (See Related Document section).
3. 5xHPD (PCH) inputs (eDP_HPD, DDPB_HPD0, DDPC_HPD1, DDPD_HPD2, DDPE_HPD3) are valid for all
processor SKUs.
4. No Port D for U-Processor Line. DDI3_AUX exists as reserved.
5. VBT provides a configuration option to select the four AUX channels A/B/C/D for a given port, based on
how the aux channel lines are connected physically on the board.
42 Datasheet, Volume 1 of 2
Interfaces
Notes:
1. HDMI* 2.0/2.0a support is possible using LS-Pcon converter chip connected to the DP port. The LS-Pcon
supports 2 modes:
a. Level shifter for HDMI 1.4 resolutions.
b. DP-HDMI 2.0 protocol converter for HDMI 2.0 resolutions.
• The HDMI* interface supports HDMI with 3D, 4Kx2K @ 24 Hz, Deep Color, and
x.v.Color.
• The processor supports High-bandwidth Digital Content Protection (HDCP) for high
definition content playback over digital interfaces. HDCP is not supported for eDP.
• The processor supports eDP display authentication: Alternate Scrambler Referd
Reset (ASSR).
• The processor supports Multi-Stream Transport (MST), enabling multiple monitors
to be used via a single DisplayPort connector.
The maximum MST DP supported resolution for U, H and S Processors is shown in the
following table.
Table 2-26. Display Resolutions and Link Bandwidth for Multi-Stream Transport
calculations (Sheet 1 of 2)
Refresh Pixel Clock Link Bandwidth
Pixels per line Lines
Rate [Hz] [MHz] [Gbps]
Datasheet, Volume 1 of 2 43
Interfaces
Table 2-26. Display Resolutions and Link Bandwidth for Multi-Stream Transport
calculations (Sheet 2 of 2)
Refresh Pixel Clock Link Bandwidth
Pixels per line Lines
Rate [Hz] [MHz] [Gbps]
Notes:
1. All above is related to bit depth of 24.
2. The data rate for a given video mode can be calculated as: Data Rate = Pixel Frequency * Bit
Depth.
3. The bandwidth requirements for a given video mode can be calculated as:
Bandwidth = Data Rate * 1.25 (for 8B/10B coding overhead).
4. The Table above is partial List of the common Display resolutions, just for example.
The Link Bandwidth depends if the standards is Reduced Blanking or not.
If the Standard is Not reduced blanking - the expected Bandwidth will be higher.
For more details, refer to VESA and Industry Standards and Guidelines for Computer Display
Monitor Timing (DMT), Version 1.0, Rev. 13 February 8, 2013
5. To calculate the resolutions that can be supported in MST configurations, follow the below
guidelines:
a. Identify what is the Link Bandwidth (column right) according the requested Display
resolution.
b. Summarize the Bandwidth for Two of three Displays accordingly, and make sure the final
result is below 21.6Gbps. (for HBR2, four lanes)
c. For special cases when x2 lanes are used or HBR or RBR used, refer to the tables in
Section 2.5.14 accordingly.
For examples:
a. Docking Two displays: 3840x2160 @ 60 Hz + 1920x1200 @ 60 Hz = 16 + 4.62 =
20.62 Gbps [Supported]
b. Docking Three Displays: 3840x2160 @ 30 Hz + 3840x2160 @ 30 Hz +
1920x1080 @ 60 Hz = 7.88 + 7.88 + 4.16 = 19.92 Gbps [Supported]
6. Consider also the supported resolutions as mentioned in Section 2.5.9 and Section 2.5.10.
44 Datasheet, Volume 1 of 2
Interfaces
2.5.4 DisplayPort*
The DisplayPort* is a digital communication interface that uses differential signaling to
achieve a high-bandwidth bus interface designed to support connections between PCs
and monitors, projectors, and TV displays.
A DisplayPort* consists of a Main Link, Auxiliary channel, and a Hot-Plug Detect signal.
The Main Link is a unidirectional, high-bandwidth, and low-latency channel used for
transport of isochronous data streams such as uncompressed video and audio. The
Datasheet, Volume 1 of 2 45
Interfaces
Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link
management and device control. The Hot-Plug Detect (HPD) signal serves as an
interrupt request for the sink device.
HDMI includes three separate communications channels: TMDS, DDC, and the optional
CEC (consumer electronics control). CEC is not supported on the processor. As shown in
the following figure, the HDMI cable carries four differential pairs that make up the
TMDS data and clock channels. These channels are used to carry video, audio, and
auxiliary data. In addition, HDMI carries a VESA DDC. The DDC is used by an HDMI
Source to determine the capabilities and characteristics of the Sink.
Audio, video, and auxiliary (control/status) data is transmitted across the three TMDS
data channels. The video pixel clock is transmitted on the TMDS clock channel and is
used by the receiver for data recovery on the three data channels. The digital display
data signals driven natively through the PCH are AC coupled and needs level shifting to
convert the AC coupled signals to the HDMI compliant digital signals.
46 Datasheet, Volume 1 of 2
Interfaces
Datasheet, Volume 1 of 2 47
Interfaces
Table 2-27. Processor Supported Audio Formats over HDMI and DisplayPort*
Audio Formats HDMI* DisplayPort*
The processor will continue to support Silent stream. Silent stream is an integrated
audio feature that enables short audio streams, such as system events to be heard
over the HDMI* and DisplayPort* monitors. The processor supports silent streams over
the HDMI and DisplayPort interfaces at 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4 kHz,
and 192 kHz sampling rates.
48 Datasheet, Volume 1 of 2
Interfaces
Notes:
1. Maximum resolution is based on implementation of 4 lanes with HBR2 link data rate.
2. bpp - bit per pixel.
3. N/A
4. The resolutions are assumed at max VCCSA.
5. In the case of connecting more than one active display port, the processor frequency may be lower than
base frequency at thermally limited scenario.
6. HDMI2.0 implemented using LSPCON device. Only one LSPCON with HDCP2.2 support is supported per
platform.
7. Display resolution of 5120x2880 @ 60 Hz can be supported with 5K panels displays which have two ports.
(with the GFX driver accordingly).
HDMI* 1.4
4096x2160 @ 24 Hz, 24 bpp 1,2,3
(native)
HDMI 2.0
4096x2160 @ 60Hz, 24bpp 1,2,3,6
(Via LS-Pcon)
Notes:
1. Maximum resolution is based on implementation of 4 lanes with HBR2 link data rate.
2. bpp - bit per pixel.
3. S-Processor Line and H-Processor Lines support up to 4 displays, but only three can be active at the
same time.
4. The resolutions are assumed at max VCCSA.
5. In the case of connecting more than one active display port, the processor frequency may be lower than
base frequency at thermally limited scenario.
6. HDMI2.0 implemented using LSPCON device. Only one LSPCON with HDCP2.2 support is supported per
platform.
7. Display resolution of 5120x2880@60Hz can be supported with 5K panels displays which have two ports.
(with the GFX driver accordingly).
Datasheet, Volume 1 of 2 49
Interfaces
The HDCP 2.2 keys are integrated into the processor and customers are not required to
physically configure or handle the keys. HDCP2.2 for HDMI2.0 is covered by the
LSPCON platform device.
Some minor difference will be between Integrated HDCP2.2 over HDMI1.4 compared to
the HDCP2.2 over LSPCON in HDMI1.4 Mode. Also, LSPCON is needed for HDMI 2.0a
which defines HDR over HDMI.
The HDCP 1.4 keys are integrated into the processor and customers are not required to
physically configure or handle the keys.
HDMI2.0 HDCP2.2 4K@60 No LSPCON 12 bit (YUV 420) LSPCON HDCP2.2 required
HDMI2.0a HDCP2.2 4K@60 Yes LSPCON 12 bit (YUV 420) LSPCON HDCP2.2 required
Notes:
1. HDR - High Dynamic range feature expands the range of both contrast and color significantly, HDR will be supported on DP
and HDMI2.0a configuration only.
2. HDCP Solutions:
a. iHDCP - Intel Silicon Integrated HDCP
b. LSPCon - 3rd Party motherboard soldered down solution
3. BPC - Bits Per Channel.
4. HDMI1.4 with the Integrated HDCP2.2 solution will replace the LSPCON Solution at a later time.
5. HDCP2.2 supported by U Processor with integrated HDCP2.2
50 Datasheet, Volume 1 of 2
Interfaces
1.65 Gb/s
HDMI*
2.97 Gb/s
eDP* 24,30,36
DisplayPort* 24,30,36
HDMI* 24,36
Table 2-36. Supported Resolutions1 for HBR (2.7 Gbps) by Link Width (Sheet 1 of 2)
Max Link Bandwidth Max Pixel Clock
Link Width UHS-Processor Lines
[Gbps] (theoretical) [MHz]
Datasheet, Volume 1 of 2 51
Interfaces
Table 2-36. Supported Resolutions1 for HBR (2.7 Gbps) by Link Width (Sheet 2 of 2)
Max Link Bandwidth Max Pixel Clock
Link Width UHS-Processor Lines
[Gbps] (theoretical) [MHz]
Notes:
1. The examples assumed 60 Hz refresh rate and 24 bpp.
Table 2-37. Supported Resolutions1 for HBR2 (5.4 Gbps) by Link Width
Max Link Bandwidth Max Pixel Clock
Link Width U/HS-Processor Lines
[Gbps] (theoretical) [MHz]
Notes:
1. The examples assumed 60 Hz refresh rate and 24 bpp.
Note: PECI over eSPI is supported on 8th Gen Intel® Core™ Processor-U 4+3e Only
52 Datasheet, Volume 1 of 2
Interfaces
Datasheet, Volume 1 of 2 53
Interfaces
§§
54 Datasheet, Volume 1 of 2
Technologies
3 Technologies
The implementation of the features may vary between the processor SKUs.
Details on the different technologies of Intel processors and other relevant external
notes are located at the Intel technology web site: http://www.intel.com/technology/
Intel Virtualization Technology (Intel VT) for IA-32, Intel 64 and Intel Architecture (Intel
VT-x) added hardware support in the processor to improve the virtualization
performance and robustness. Intel Virtualization Technology for Directed I/O (Intel VT-
d) extends Intel VT-x by adding hardware assisted support to improve I/O device
virtualization performance.
Intel VT-x specifications and functional descriptions are included in the Intel 64 and IA-
32 Architectures Software Developer’s Manual, Volume 3. Available at:
http://www.intel.com/products/processor/manuals/index.htm
The Intel VT-d specification and other VT documents can be referenced at:
http://www.intel.com/technology/virtualization/index.htm
https://sharedspaces.intel.com/sites/PCDC/SitePages/Ingredients/
ingredient.aspx?ing=VT
Datasheet, Volume 1 of 2 55
Technologies
• More secure: The use of hardware transitions in the VMM strengthens the isolation
of VMs and further prevents corruption of one VM from affecting others on the
same system.
The processor supports the following added new Intel VT-x features:
• Extended Page Table (EPT) Accessed and Dirty Bits
— EPT A/D bits enabled VMMs to efficiently implement memory management and
page classification algorithms to optimize VM memory operations, such as de-
fragmentation, paging, live migration, and check-pointing. Without hardware
support for EPT A/D bits, VMMs may need to emulate A/D bits by marking EPT
paging-structures as not-present or read-only, and incur the overhead of EPT
page-fault VM exits and associated software processing.
• EPTP (EPT pointer) switching
— EPTP switching is a specific VM function. EPTP switching allows guest software
(in VMX non-root operation, supported by EPT) to request a different EPT
paging-structure hierarchy. This is a feature by which software in VMX non-root
operation can request a change of EPTP without a VM exit. Software will be able
to choose among a set of potential EPTP values determined in advance by
software in VMX root operation.
• Pause loop exiting
— Support VMM schedulers referring to determine when a virtual processor of a
multiprocessor virtual machine is not performing useful work. This situation
may occur when not all virtual processors of the virtual machine are currently
scheduled and when the virtual processor in question is in a loop involving the
PAUSE instruction. The new feature allows detection of such loops and is thus
called PAUSE-loop exiting.
56 Datasheet, Volume 1 of 2
Technologies
The key Intel VT-d objectives are domain-based isolation and hardware-based
virtualization. A domain can be abstractly defined as an isolated environment in a
platform to which a subset of host physical memory is allocated. Intel VT-d provides
accelerated I/O performance for a virtualized platform and provides software with the
following capabilities:
• I/O device assignment and security: for flexibly assigning I/O devices to VMs and
extending the protection and isolation properties of VMs for I/O operations.
Datasheet, Volume 1 of 2 57
Technologies
Intel VT-d accomplishes address translation by associating transaction from a given I/O
device to a translation table associated with the Guest to which the device is assigned.
It does this by means of the data structure in the following illustration. This table
creates an association between the device's PCI Express* Bus/Device/Function (B/D/F)
number and the base address of a translation table. This data structure is populated by
a VMM to map devices to translation tables in accordance with the device assignment
restrictions above, and to include a multi-level translation table (VT-d Table) that
contains Guest specific address translations.
58 Datasheet, Volume 1 of 2
Technologies
Intel VT-d functionality, often referred to as an Intel VT-d Engine, has typically been
implemented at or near a PCI Express* host bridge component of a computer system.
This might be in a chipset component or in the PCI Express functionality of a processor
with integrated I/O. When one such VT-d engine receives a PCI Express transaction
from a PCI Express bus, it uses the B/D/F number associated with the transaction to
search for an Intel VT-d translation table. In doing so, it uses the B/D/F number to
traverse the data structure shown in the above figure. If it finds a valid Intel VT-d table
in this data structure, it uses that table to translate the address provided on the PCI
Express bus. If it does not find a valid translation table for a given translation, this
results in an Intel VT-d fault. If Intel VT-d translation is required, the Intel VT-d engine
performs an N-level table walk.
For more information, refer to Intel Virtualization Technology for Directed I/O
Architecture Specification http://www.intel.com/content/dam/www/public/us/en/
documents/product-specifications/vt-directed-io-spec.pdf
The processor supports the following added new Intel VT-d features:
• 4-level Intel VT-d Page walk – both default Intel VT-d engine as well as the IGD VT-
d engine are upgraded to support 4-level Intel VT-d tables (adjusted guest address
width of 48 bits)
Datasheet, Volume 1 of 2 59
Technologies
• Intel VT-d superpage – support of Intel VT-d superpage (2 MB, 1 GB) for default
Intel VT-d engine (that covers all devices except IGD)
IGD Intel VT-d engine does not support superpage and BIOS should disable
superpage in default Intel VT-d engine when iGfx is enabled.
The Intel TXT platform helps to provide the authenticity of the controlling environment
such that those wishing to rely on the platform can make an appropriate trust decision.
The Intel TXT platform determines the identity of the controlling environment by
accurately measuring and verifying the controlling software.
Another aspect of the trust decision is the ability of the platform to resist attempts to
change the controlling environment. The Intel TXT platform will resist attempts by
software processes to change the controlling environment or bypass the bounds set by
the controlling environment.
Intel TXT is a set of extensions designed to provide a measured and controlled launch
of system software that will then establish a protected environment for itself and any
additional software that it may execute.
The enhanced platform provides these launch and control interfaces using Safer Mode
Extensions (SMX).
60 Datasheet, Volume 1 of 2
Technologies
For the above features, BIOS should test the associated capability bit before attempting
to access any of the above registers.
For more information, refer to the Intel® Trusted Execution Technology Measured
Launched Environment Programming Guide
Intel AES-NI consists of six Intel SSE instructions. Four instructions, AESENC,
AESENCLAST, AESDEC, and AESDELAST facilitate high performance AES encryption and
decryption. The other two, AESIMC and AESKEYGENASSIST, support the AES key
expansion procedure. Together, these instructions provide full hardware for supporting
AES; offering security, high performance, and a great deal of flexibility.
Some possible usages of the RDRAND instruction include cryptographic key generation
as used in a variety of applications, including communication, digital signatures, secure
storage, and so on.
Datasheet, Volume 1 of 2 61
Technologies
Refer the Intel 64 and IA-32 Architectures Software Developer's Manuals for more
detailed information.
With verification based in the hardware, Boot Guard extends the trust boundary of the
platform boot process down to the hardware level.
Benefits of this protection is that Boot Guard can help maintain platform integrity by
preventing re-purposing of the manufacturer’s hardware to run an unauthorized
software stack.
For more information, refer to the Intel ® 64 and IA-32 Architectures Software
Developer's Manual, Volume 3A: http://www.intel.com/Assets/PDF/manual/253668.pdf
62 Datasheet, Volume 1 of 2
Technologies
An Intel MPX enabled compiler inserts new instructions that tests memory boundaries
prior to a buffer access. Other Intel MPX commands are used to modify a database of
memory regions used by the boundary checker instructions.
The Intel MPX ISA is designed for backward compatibility and will be treated as no-
operation instructions (NOPs) on older processors.
Intel MPX emulation (without hardware acceleration) is available with the Intel C++
Compiler 13.0 or newer.
Intel® Software Guard Extensions (Intel® SGX) architecture provides the capability to
create isolated execution environments named Enclaves that operate from a protected
region of memory.
Enclave code can be accessed using new special ISA commands that jump into per
Enclave predefined addresses. Data within an Enclave can only be accessed from that
same Enclave code.
The latter security statements hold under all privilege levels including supervisor mode
(ring-0), System Management Mode (SMM) and other Enclaves.
Intel® SGX features a memory encryption engine that both encrypt Enclave memory as
well as protect it from corruption and replay attacks.
Intel® SGX benefits over alternative Trusted Execution Environments (TEEs) are:
• Enclaves are written using C/C++ using industry standard build tools.
• High processing power as they run on the processor.
• Large amount of memory are available as well as non-volatile storage (such as disk
drives).
• Simple to maintain and debug using standard IDEs (Integrated Development
Environment)
• Scalable to a larger number of applications and vendors running concurrently
• Allow Launch Enclaves other than the one currently provided by Intel.
Datasheet, Volume 1 of 2 63
Technologies
https://software.intel.com/en-us/sgx
Intel® SGX specifications and functional descriptions are included in the Intel® 64
Architectures Software Developer’s Manual, Volume 3. Available at:
http://www.intel.com/products/processor/manuals
Compared with previous generation products, Intel Turbo Boost Technology 2.0 will
increase the ratio of application power towards TDP and also allows to increase power
above TDP as high as PL2 for short periods of time. Thus, thermal solutions and
platform cooling that are designed to less than thermal design guidance might
experience thermal and performance issues since more applications will tend to run at
the maximum power limit for significant periods of time.
Note: Intel Turbo Boost Technology 2.0 may not be available on all SKUs.
64 Datasheet, Volume 1 of 2
Technologies
Any of these factors can affect the maximum frequency for a given workload. If the
power, current, Voltage or thermal limit is reached, the processor will automatically
reduce the frequency to stay within the PL1 value. Turbo processor frequencies are only
active if the operating system is requesting the P0 state. If turbo frequencies are
limited the cause is logged in IA_PERF_LIMIT_REASONS register. For more information
on P-states and C-states, Refer Power Management.
Note: Intel® Thermal Velocity Boost (TVB) is enabled only on 8th Gen Intel® Core™ Processor
i9 and mobile Xeon Top-bin SKUs.
Intel Advanced Vector Extensions (Intel AVX) are designed to achieve higher
throughput to certain integer and floating point operation. Due to varying processor
power characteristics, utilizing AVX instructions may cause a) parts to operate below
the base frequency b) some parts with Intel Turbo Boost Technology 2.0 to not achieve
any or maximum turbo frequencies. Performance varies depending on hardware,
software and system configuration and you should consult your system manufacturer
for more information. Intel Advanced Vector Extensions refers to Intel AVX, Intel AVX2
or Intel AVX-512.
For more information on Intel AVX, Refer http://www-ssl.intel.com/content/www/us/
en/architecture-and-technology/turbo-boost/turbo-boost-technology.html
Datasheet, Volume 1 of 2 65
Technologies
Specifically, x2APIC:
• Retains all key elements of compatibility to the xAPIC architecture:
— Delivery modes
— Interrupt and processor priorities
— Interrupt sources
— Interrupt destination types
• Provides extensions to scale processor addressability for both the logical and
physical destination modes
• Adds new features to enhance performance of interrupt delivery
• Reduces complexity of logical destination mode interrupt delivery on link based
architectures
The key enhancements provided by the x2APIC architecture over xAPIC are the
following:
• Support for two modes of operation to provide backward compatibility and
extensibility for future platform innovations:
— In xAPIC compatibility mode, APIC registers are accessed through memory
mapped interface to a 4K-Byte page, identical to the xAPIC architecture.
— In x2APIC mode, APIC registers are accessed through Model Specific Register
(MSR) interfaces. In this mode, the x2APIC architecture provides significantly
increased processor addressability and some enhancements on interrupt
delivery.
• Increased range of processor addressability in x2APIC mode:
— Physical xAPIC ID field increases from 8 bits to 32 bits, allowing for interrupt
processor addressability up to 4G-1 processors in physical destination mode. A
processor implementation of x2APIC architecture can support fewer than 32-
bits in a software transparent fashion.
— Logical xAPIC ID field increases from 8 bits to 32 bits. The 32-bit logical x2APIC
ID is partitioned into two sub-fields – a 16-bit cluster ID and a 16-bit logical ID
within the cluster. Consequently, ((2^20) - 16) processors can be addressed in
logical destination mode. Processor implementations can support fewer than
16 bits in the cluster ID sub-field and logical ID sub-field in a software agnostic
fashion.
• More efficient MSR interface to access APIC registers:
— To enhance inter-processor and self-directed interrupt delivery as well as the
ability to virtualize the local APIC, the APIC register set can be accessed only
through MSR-based interfaces in x2APIC mode. The Memory Mapped IO
(MMIO) interface used by xAPIC is not supported in x2APIC mode.
• The semantics for accessing APIC registers have been revised to simplify the
programming of frequently-used APIC registers by system software. Specifically,
the software semantics for using the Interrupt Command Register (ICR) and End Of
Interrupt (EOI) registers have been modified to allow for more efficient delivery
and dispatching of interrupts.
66 Datasheet, Volume 1 of 2
Technologies
• The x2APIC extensions are made available to system software by enabling the local
x2APIC unit in the “x2APIC” mode. To benefit from x2APIC capabilities, a new
operating system and a new BIOS are both needed, with special support for x2APIC
mode.
• The x2APIC architecture provides backward compatibility to the xAPIC architecture
and forward extendible for future Intel platform innovations.
For more information, Refer the Intel® 64 Architecture x2APIC Specification at http://
www.intel.com/products/processor/manuals/.
Intel VTune™ Amplifier for Systems and the Intel System Debugger are part of Intel
System Studio 2015, which includes updates for new debug and trace features on this
latest platform, including Intel PT and Intel Trace Hub.
§§
Datasheet, Volume 1 of 2 67
Power Management
4 Power Management
68 Datasheet, Volume 1 of 2
Power Management
Datasheet, Volume 1 of 2 69
Power Management
G0/S0 Full On
G1/S3-Cold Suspend-to-RAM (STR). Context saved to memory (S3-Hot is not supported by the
processor).
G2/S5 Soft off. All power lost (except wake-up on PCH). Total reboot.
G3 Mechanical off. All power removed from system.
70 Datasheet, Volume 1 of 2
Power Management
C1E AutoHALT processor IA core state with lowest frequency and voltage operating point
(package C0 state).
C2 All processor IA cores in C3 or deeper. Memory path open. Temporary state before Package
C3 or deeper.
C3 Processor IA execution cores in C3 or deeper, flush their L1 instruction cache, L1 data cache,
and L2 cache to the LLC shared cache. LLC may be flushed. Clocks are shut off to each core.
C6 Processor IA execution cores in this state save their architectural state before removing core
voltage. BCLK is off.
C7 Processor IA execution cores in this state behave similarly to the C6 state. If all execution
cores request C7, LLC ways may be flushed until it is cleared. If the entire LLC is flushed,
voltage will be removed from the LLC.
C9 C8 plus most Uncore voltages at 0V. IA, GT and SA reduced to 0V, while VccIO stays on.
C10 C9 plus all VRs at PS4 or LPM. 24 MHz clock off
Active Power CKE de-asserted (not self-refresh) with minimum one bank active.
down
Datasheet, Volume 1 of 2 71
Power Management
G0 S0 C0 Full On On Full On
Deep Power
G0 S0 C6/C7 On Deep Power Down
Down
72 Datasheet, Volume 1 of 2
Power Management
For more details, refer to the following document (Refer related documents section):
• Intel® 64 and IA-32 Architectures Software Developer’s Manual (SDM), Volume 3B.
Caution: Long term reliability cannot be assured unless all the Low-Power Idle States are
enabled.
While individual threads can request low-power C-states, power saving actions only
take place once the processor IA core C-state is resolved. processor IA core C-states
are automatically resolved by the processor. For thread and processor IA core C-states,
a transition to and from C0 state is required before entering any other C-state.
Datasheet, Volume 1 of 2 73
Power Management
For legacy operating systems, P_LVLx I/O reads are converted within the processor to
the equivalent MWAIT C-state request. Therefore, P_LVLx reads do not directly result in
I/O reads to the system. The feature, known as I/O MWAIT redirection, should be
enabled in the BIOS.
The BIOS can write to the C-state range field of the PMG_IO_CAPTURE MSR to restrict
the range of I/O addresses that are trapped and emulate MWAIT like functionality. Any
P_LVLx reads outside of this range do not cause an I/O redirection to MWAIT(Cx) like
request. They fall through like a normal I/O instruction.
When P_LVLx I/O instructions are used, MWAIT sub-states cannot be defined. The
MWAIT sub-state is always zero if I/O MWAIT redirection is used. By default,
P_LVLx I/O redirections enable the MWAIT 'break on EFLAGS.IF’ feature that triggers a
wake up on an interrupt, even if interrupts are masked by EFLAGS.IF.
The normal operating state of a processor IA core where code is being executed.
C1/C1E is a low-power state entered when all threads within a processor IA core
execute a HLT or MWAIT(C1/C1E) instruction.
74 Datasheet, Volume 1 of 2
Power Management
While a processor IA core is in C1/C1E state, it processes bus snoops and snoops from
other threads. For more information on C1E, Refer Section 4.2.5.
Individual threads of a processor IA core can enter the C3 state by initiating a P_LVL2
I/O read to the P_BLK or an MWAIT(C3) instruction. A processor IA core in C3 state
flushes the contents of its L1 instruction cache, L1 data cache, and L2 cache to the
shared LLC, while maintaining its architectural state. All processor IA core clocks are
stopped at this point. Because the processor IA core’s caches are flushed, the processor
does not wake any processor IA core that is in the C3 state when either a snoop is
detected or when another processor IA core accesses cacheable memory.
Individual threads of a processor IA core can enter the C6 state by initiating a P_LVL3
I/O read or an MWAIT(C6) instruction. Before entering processor IA core C6 state, the
processor IA core will save its architectural state to a dedicated SRAM. Once complete,
a processor IA core will have its voltage reduced to zero volts. During exit, the
processor IA core is powered on and its architectural state is restored.
Individual threads of a processor IA core can enter the C7, C8, C9, or C10 state by
initiating a P_LVL4, P_LVL5, P_LVL6, P_LVL7 I/O read (respectively) to the P_BLK or by
an MWAIT(C7/C8/C9/C10) instruction. The processor IA core C7-C10 state exhibits the
same behavior as the processor IA core C6 state.
C-State Auto-Demotion
In general, deeper C-states, such as C6 or C7, have long latencies and have higher
energy entry/exit costs. The resulting performance and energy penalties become
significant when the entry/exit frequency of a deeper C-state is high. Therefore,
incorrect or inefficient usage of deeper C-states have a negative impact on battery life
and idle power. To increase residency and improve battery life and idle power in deeper
C-states, the processor supports C-state auto-demotion.
Datasheet, Volume 1 of 2 75
Power Management
The processor exits a package C-state when a break event is detected. Depending on
the type of break event, the processor does the following:
• If a processor IA core break event is received, the target processor IA core is
activated and the break event message is forwarded to the target processor IA
core.
— If the break event is not masked, the target processor IA core enters the
processor IA core C0 state and the processor enters package C0.
— If the break event is masked, the processor attempts to re-enter its previous
package state.
• If the break event was due to a memory access or snoop request,
— But the platform did not request to keep the processor in a higher package C-
state, the package returns to its previous C-state.
— And the platform requests a higher power C-state, the memory access or snoop
request is serviced and the package remains in the higher power C-state.
76 Datasheet, Volume 1 of 2
Power Management
Package C0
This is the normal operating state for the processor. The processor remains in the
normal state when at least one of its processor IA cores is in the C0 or C1 state or when
the platform has not granted permission to the processor to go into a low-power state.
Individual processor IA cores may be in deeper power idle states while the package is
in C0 state.
Package C2 State
Package C3 State
Datasheet, Volume 1 of 2 77
Power Management
Package C6 State
In package C6 state, all processor IA cores have saved their architectural state and
have had their voltages reduced to zero volts. It is possible the LLC shared cache is
flushed and turned off in package C6 state.
Package C7 State
The processor enters the package C7 low-power state when all processor IA cores are
in the C7 or deeper state and the operating system may request that the LLC will be
flushed.
processor IA core break events are handled the same way as in package C3 or C6.
Upon exit of the package C7 state, the LLC will be partially enabled once a processor IA
core wakes up if it was fully flushed, and will be fully enabled once the processor has
stayed out of C7 for a preset amount of time. Power is saved since this prevents the
LLC from being re-populated only to be immediately flushed again. Some VRs are
reduce to 0V.
Package C8 State
The processor enters C8 states when the processor IA cores lower numerical state is
C8.
The C8 state is similar to C7 state, but in addition, the LLC is flushed in a single step,
Vcc and VccGT are reduced to 0V. The display engine stays on.
Package C9 State
The processor enters C9 states when the processor IA cores lower numerical state is
C9.
Package C9 state is similar to C8 state; the VRs are off, Vcc, VccGT and VccSA at 0V,
VccIO and VccST stays on.
The processor enters C10 states when the processor IA cores lower numerical state is
C10.
Package C10 state is similar to the package C9 state, but in addition the IMVP8 VR is in
PS4 low-power state, which is near to shut off of the IMVP8 VR. The VccIO is in low-
power mode as well.
78 Datasheet, Volume 1 of 2
Power Management
InstantGo
InstantGo is a platform state. On display time out the OS requests the processor to
enter package C10 and platform devices at RTD3 (or disabled) in order to attain low
power in idle.
Note: Display resolution is not the only factor influencing the deepest Package C-state the
processor can get into. Device latencies, interrupt response latencies, and core C-states
are among other factors that influence the final package C-state the processor can
enter.
The following table lists display resolutions and deepest available package C-State.The
display resolutions are examples using common values for blanking and pixel rate.
Actual results will vary. The table shows the deepest possible Package C-state.System
workload, system idle, and AC or DC power also affect the deepest possible Package C-
state.
PSR Enabled PSR Disabled PSR Enabled4 PSR Disabled PSR Enabled PSR Disabled
Notes:
1. All Deep states are with Display ON.
2. The deepest package C-state dependents on various factors, including Platform devices, HW configuration
and peripheral software.
3. S-Processor Line supporting PC10 only when paired with Intel® 300 Series Chipset Families Platform
Controller Hub.
4. All are referring to 800x600, 1024x768, 1280x1024, 1920x1080, 1920x1200, 1920x1440, 2048x1536,
2560x1600, 2560x1920, 2880x1620, 2880x1800, 3200x1800, 3200x2000, 3840x2160 and 4096x2160
resolutions, up to 60 Hz.
Datasheet, Volume 1 of 2 79
Power Management
When a given rank is not populated, the corresponding control signals (CLK_P/CLK_N/
CKE/ODT/CS) are not driven.
At reset, all rows should be assumed to be populated, until it can be proven that they
are not populated. This is due to the fact that when CKE is tri-stated with a DRAMs
present, the DRAMs are not ensured to maintain data integrity. CKE tri-state should be
enabled by BIOS where appropriate, since at reset all rows should be assumed to be
populated.
The CKE is one of the power-saving means. When CKE is off, the internal DDR clock is
disabled and the DDR power is reduced. The power-saving differs according to the
selected mode and the DDR type used. For more information, refer to the IDD table in
the DDR specification.
The processor supports four different types of power-down modes in package C0 state.
The different power-down modes can be enabled through configuring PM PDWN
configuration register. The type of CKE power-down can be configured through
PDWN_mode (bits 15:12) and the idle timer can be configured through
PDWN_idle_counter (bits 11:0). The different power-down modes supported are:
• No power-down (CKE disable)
• Active power-down (APD): This mode is entered if there are open pages when
de-asserting CKE. In this mode the open pages are retained. Power-saving in this
mode is the lowest. Power consumption of DDR is defined by IDD3P. Exiting this
mode is fined by tXP – small number of cycles. For this mode, DRAM DLL should be
on.
• PPD/DLL-off: In this mode the data-in DLLs on DDR are off. Power-saving in this
mode is the best among all power modes. Power consumption is defined by IDD2P.
Exiting this mode is defined by tXP, but also tXPDLL (10–20 according to DDR type)
cycles until first data transfer is allowed. For this mode, DRAM DLL should be off.
• Precharged power-down (PPD): This mode is entered if all banks in DDR are
precharged when de-asserting CKE. Power-saving in this mode is intermediate –
80 Datasheet, Volume 1 of 2
Power Management
better than APD, but less than DLL-off. Power consumption is defined by IDD2P.
Exiting this mode is defined by tXP. The difference from APD mode is that when
waking-up, all page-buffers are empty.) The LPDDR does not have a DLL. As a
result, the power savings are as good as PPD/DDL-off but will have lower exit
latency and higher performance.
The CKE is determined per rank, whenever it is inactive. Each rank has an idle counter.
The idle-counter starts counting as soon as the rank has no accesses, and if it expires,
the rank may enter power-down while no new transactions to the rank arrives to
queues. The idle-counter begins counting at the last incoming transaction arrival.
It is important to understand that since the power-down decision is per rank, the IMC
can find many opportunities to power down ranks, even while running memory
intensive applications; the savings are significant (may be few Watts, according to DDR
specification). This is significant when each channel is populated with more ranks.
The default value that BIOS configures in PM PDWN configuration register is 6080 –
that is, PPD/DLL-off mode with idle timer of 0x80, or 128 DCLKs. This is a balanced
setting with deep power-down mode and moderate idle timer value.
The idle timer expiration count defines the # of DCLKs that a rank is idle that causes
entry to the selected power mode. As this timer is set to a shorter time the IMC will
have more opportunities to put the DDR in power-down. There is no BIOS hook to set
this register. Customers choosing to change the value of this register can do it by
changing it in the BIOS. For experiments, this register can be modified in real time if
BIOS does not lock the IMC registers.
Datasheet, Volume 1 of 2 81
Power Management
The target behavior is to enter self-refresh for package C3 or deeper power states as
long as there are no memory requests to service.
Dynamic memory rank power-down based on Dynamic memory rank power-down based on
C0, C1, C1E
idle conditions. idle conditions.
If the processor graphics engine is idle and If there are no memory requests, then enter
there are no pending display requests, then self-refresh. Otherwise use dynamic memory
C3, C6, C7 or
enter self-refresh. Otherwise use dynamic rank power-down based on idle conditions.
deeper
memory rank power-down based on idle
conditions.
If dynamic power-down is enabled, all ranks are powered up before doing a refresh
cycle and all ranks are powered down at the end of refresh.
The I/O buffer for an unused signal should be tri-stated (output driver disabled), the
input receiver (differential sense-amp) should be disabled, and any DLL circuitry
related ONLY to unused signals should be disabled. The input path should be gated to
prevent spurious results due to noise on the unused signals (typically handled
automatically when input receiver is disabled).
In C3 or deeper power state, the processor internally gates VDDQ for the majority of
the logic to reduce idle power while keeping all critical DDR pins such as CKE and VREF
in the appropriate state.
82 Datasheet, Volume 1 of 2
Power Management
In C7 or deeper power state, the processor internally gates VCCIO for all non-critical
state to reduce idle power.
In S3 or C-state transitions, the DDR does not go through training mode and will
restore the previous training information.
Note: Processor PEG-PCIe interface does not support L1 Substates (L1.1,L1.2 and L1.2
Substates)
Hot Plug like* is only supported at Processor PEG-PCIe using Thunderbolt Device.
Note: The PCI Express* and DMI interfaces are present only in 2-Chip platform processors.
Datasheet, Volume 1 of 2 83
Power Management
Note: The PCI Express* and DMI interfaces are present only in 2-Chip platform processors.
84 Datasheet, Volume 1 of 2
Power Management
Lux, (current ambient light illuminance), the new backlight setting can be adjusted
through BLC. The converse applies for a brightly lit environment. Intel Automatic
Display Brightness increases the backlight setting.
Intel DPST 6.0 has improved the software algorithms and has minor hardware changes
to better handle backlight phase-in and ensures the documented and validated method
to interrupt hardware phase-in.
Datasheet, Volume 1 of 2 85
Power Management
When workload is low and SA Enhanced Speedstep Technology is enabled, the DDR
data rate may drop temporally as follows:
• LPDDR3 – 1066 MT/s
• DDR4 – 1333 MT/s
Before changing the DDR data rate, the processor sets DDR to self-refresh and changes
needed parameters. The DDR voltage remains stable and unchanged.
BIOS/MRC DDR training at high and low frequencies sets I/O and timing parameters.
86 Datasheet, Volume 1 of 2
Power Management
§§
Datasheet, Volume 1 of 2 87
Thermal Management
5 Thermal Management
Caution: Thermal specifications given in this chapter are on the component and package level
and apply specifically to the processor. Operating the processor outside the specified
limits may result in permanent damage to the processor and potentially other
components in the system.
Thermal solutions not designed to provide this level of thermal capability may affect the
long-term reliability of the processor and system.
The processor integrates multiple processing IA cores, graphics cores and for some
SKUs a PCH, or a PCH and EDRAM, on a single package.This may result in power
distribution differences across the package and should be considered when designing
the thermal solution.
Intel Turbo Boost Technology 2.0 allows processor IA cores to run faster than the base
frequency. It is invoked opportunistically and automatically as long as the processor is
conforming to its temperature, voltage, power delivery and current control limits. When
Intel Turbo Boost Technology 2.0 is enabled:
88 Datasheet, Volume 1 of 2
Thermal Management
• Applications are expected to run closer to TDP more often as the processor will
attempt to maximize performance by taking advantage of estimated available
energy budget in the processor package.
• The processor may exceed the TDP for short durations to utilize any available
thermal capacitance within the thermal solution. The duration and time of such
operation can be limited by platform runtime configurable registers within the
processor.
• Graphics peak frequency operation is based on the assumption of only one of the
graphics domains (GT) being active. This definition is similar to the IA core Turbo
concept, where peak turbo frequency can be achieved when only one IA core is
active. Depending on the workload being applied and the distribution across the
graphics domains the user may not observe peak graphics frequency for a given
workload or benchmark.
• Thermal solutions and platform cooling that are designed to less than thermal
design guidance may experience thermal and performance issues. For more details,
Note: Intel Turbo Boost Technology 2.0 availability may vary between the different SKUs.
Datasheet, Volume 1 of 2 89
Thermal Management
• Turbo Time Parameter (Tau): An averaging constant used for PL1 exponential
weighted moving average (EWMA) power calculation.
Note: Implementation of Intel Turbo Boost Technology 2.0 only requires configuring PL1, PL1
Tau, and PL2.
When the Psys signal is properly implemented, the system designer can utilize the
package power control settings of PsysPL1/Tau, PsysPL2 and PsysPL3 for additional
manageability to match the platform power delivery and platform thermal solution
limitations for Intel Turbo Boost Technology 2.0. The operation of the PsysPL1/tau,
PsysPL2 and PsysPL3 is analogous to the processor power limits described in
Section 5.1.3.1.
• Platform Power Limit 1 (PsysPL1): A threshold for average platform power that will
not be exceeded - recommend to set to equal platform thermal capability.
• Platform Power Limit 2 (PsysPL2): A threshold that if exceeded, the PsysPL2 rapid
power limiting algorithms will attempt to limit the spikes above PsysPL2.
• Platform Power Limit 3 (PsysPL3): A threshold that if exceeded, the PsysPL3 rapid
power limiting algorithms will attempt to limit the duty cycle of spikes above
PsysPL3 by reactively limiting frequency.
90 Datasheet, Volume 1 of 2
Thermal Management
• PsysPL1 Tau: An averaging constant used for PsysPL1 exponential weighted moving
average (EWMA) power calculation.
• The Psys signal and associated power limits / Tau are optional for the system
designer and disabled by default.
• The Psys data will not include power consumption for charging.
Note: Configurable TDP and Low-Power Mode technologies are not battery life improvement
technologies.
Note: Configurable TDP availability may vary between the different SKUs.
With cTDP, the processor is now capable of altering the maximum sustained power with
an alternate processor IA core base frequency. Configurable TDP allows operation in
situations where extra cooling is available or situations where a cooler and quieter
mode of operation is desired. Configurable TDP can be enabled using Intel's DPTF driver
or through HW/EC firmware. Enabling cTDP using the DPTF driver is recommended as
Intel does not provide specific application or EC source code.
Datasheet, Volume 1 of 2 91
Thermal Management
The average power dissipation and junction temperature operating condition limit,
specified in Table 5-2Table 5-5 for the SKU Segment and Configuration, for which the
Base processor is validated during manufacturing when executing an associated Intel-specified
high-complexity workload at the processor IA core frequency corresponding to the
configuration and SKU.
In each mode, the Intel Turbo Boost Technology 2.0 power limits are reprogrammed
along with a new OS controlled frequency range. The DPTF driver assists in all these
operations. The cTDP mode does not change the max per-processor IA core turbo
frequency.
Through the DPTF driver, LPM can be configured to use each of the following methods
to reduce active power:
Restricting package power control limits and Intel Turbo Boost Technology availability
Off-Lining processor IA core activity (Move processor traffic to a subset of cores)
LPM power as listed in the TDP Specifications table is defined at point which processor
IA core working at LSF, GT = RPn and 1 IA core active.
Minimum Frequency Mode MFM of operation, which is the lowest supported frequency
(LSF) at the LFM voltage, has been made available for use under LPM for further
reduction in active power beyond LFM capability to enable cooler and quieter modes of
operation.
92 Datasheet, Volume 1 of 2
Thermal Management
The Adaptive Thermal Monitor can be activated when the package temperature,
monitored by any digital thermal sensor (DTS), meets its maximum operating
temperature. The maximum operating temperature implies maximum junction
temperature TjMAX.
Reaching the maximum operating temperature activates the Thermal Control Circuit
(TCC). When activated the TCC causes both the processor IA core and graphics core to
reduce frequency and voltage adaptively. The Adaptive Thermal Monitor will remain
active as long as the package temperature remains at its specified limit. Therefore, the
Adaptive Thermal Monitor will continue to reduce the package frequency and voltage
until the TCC is de-activated.
TjMAX is factory calibrated and is not user configurable. The default value is software
visible in the TEMPERATURE_TARGET (0x1A2) MSR, bits [23:16].
The Adaptive Thermal Monitor does not require any additional hardware, software
drivers, or interrupt handling routines. It is not intended as a mechanism to maintain
processor thermal control to PL1 = TDP. The system design should provide a thermal
solution that can maintain normal operation when PL1 = TDP within the intended usage
range.
TCC Activation Offset can be set as an offset from the maximum allowed component
temperature to lower the onset of TCC and Adaptive Thermal Monitor. In addition, the
processor has added an optional time window (Tau) to manage processor performance
at the TCC Activation offset value via an EWMA (Exponential Weighted Moving Average)
of temperature.
Datasheet, Volume 1 of 2 93
Thermal Management
be subtracted from the TjMAX value and used as a new max temperature set point for
Adaptive Thermal Monitoring. This will have the same behavior as in prior products to
have TCC activation and Adaptive Thermal Monitor to occur at this lower target silicon
temperature.
If enabled, the offset should be set lower than any other passive protection such as
ACPI _PSV trip points
To manage the processor with the EWMA (Exponential Weighted Moving Average) of
temperature, an offset (degrees Celsius) is written to the TEMPERATURE_TARGET
(0x1A2) MSR, bits [29:24], and the time window (Tau) is written to the
TEMPERATURE_TARGET (0x1A2) MSR [6:0]. The Offset value will be subtracted from
the value found in bits [23:16] and be the temperature.
The processor will manage to this average temperature by adjusting the frequency of
the various domains. The instantaneous Tj can briefly exceed the average temperature.
The magnitude and duration of the overshoot is managed by the time window value
(Tau).
Once the temperature has dropped below the trigger temperature, the operating
frequency and voltage will transition back to the normal system operating point.
Once a target frequency/bus ratio is resolved, the processor IA core will transition to
the new target automatically.
• On an upward operating point transition the voltage transition precedes the
frequency transition.
• On a downward transition the frequency transition precedes the voltage transition.
• The processor continues to execute instructions. However, the processor will halt
instruction execution for frequency transitions.
94 Datasheet, Volume 1 of 2
Thermal Management
• If the P-state target frequency is lower than the processor IA core optimized target
frequency, the processor will transition to the P-state operating point.
If the frequency/voltage changes are unable to end an Adaptive Thermal Monitor event,
the Adaptive Thermal Monitor will utilize clock modulation. Clock modulation is done by
alternately turning the clocks off and on at a duty cycle (ratio between clock “on” time
and total time) specific to the processor. The duty cycle is factory configured to 25% on
and 75% off and cannot be modified. The period of the duty cycle is configured to 32
microseconds when the Adaptive Thermal Monitor is active. Cycle times are
independent of processor frequency. A small amount of hysteresis has been included to
prevent excessive clock modulation when the processor temperature is near its
maximum operating temperature. Once the temperature has dropped below the
maximum operating temperature, and the hysteresis timer has expired, the Adaptive
Thermal Monitor goes inactive and clock modulation ceases. Clock modulation is
automatically engaged as part of the Adaptive Thermal Monitor activation when the
frequency/voltage targets are at their minimum settings. Processor performance will be
decreased when clock modulation is active. Snooping and interrupt processing are
performed in the normal manner while the Adaptive Thermal Monitor is active.
Clock modulation will not be activated by the Package average temperature control
mechanism.
Unlike traditional thermal devices, the DTS outputs a temperature relative to the
maximum supported operating temperature of the processor (TjMAX), regardless of TCC
activation offset. It is the responsibility of software to convert the relative temperature
to an absolute temperature. The absolute reference temperature is readable in the
TEMPERATURE_TARGET MSR 1A2h. The temperature returned by the DTS is an implied
negative integer indicating the relative offset from TjMAX. The DTS does not report
temperatures greater than TjMAX. Refer to the appropriate processor family BIOS
Specification (Refer Related Documents section) for specific register details. The DTS-
relative temperature readout directly impacts the Adaptive Thermal Monitor trigger
Datasheet, Volume 1 of 2 95
Thermal Management
point. When a package DTS indicates that it has reached the TCC activation (a reading
of 0x0, except when the TCC activation offset is changed), the TCC will activate and
indicate an Adaptive Thermal Monitor event. A TCC activation will lower both processor
IA core and graphics core frequency, voltage, or both. Changes to the temperature can
be detected using two programmable thresholds located in the processor thermal
MSRs. These thresholds have the capability of generating interrupts using the
processor IA core's local APIC. Refer to the Intel 64 and IA-32 Architectures Software
Developer’s Manual for specific register and programming details.
The error associated with DTS measurements will not exceed ±5 °C within the entire
operating range.
Digital Thermal Sensor based fan speed control (TFAN) is a recommended feature to
achieve optimal thermal performance. At the TFAN temperature, Intel recommends full
cooling capability before the DTS reading reaches TjMAX.
The processor package will remain at the lowest supported P-state until the system de-
asserts PROCHOT#. The processor can be configured to generate an interrupt upon
assertion and de-assertion of the PROCHOT# signal. Refer to the appropriate processor
family BIOS Specification (Refer Related Documents section) for specific register and
programming details.
96 Datasheet, Volume 1 of 2
Thermal Management
Datasheet, Volume 1 of 2 97
Thermal Management
interrupt, if enabled. For more details on the interrupt mechanism, refer to the Intel®
64 and IA-32 Architectures Software Developer’s Manual or appropriate processor
family BIOS Specification (Refer Related Documents section).
98 Datasheet, Volume 1 of 2
Thermal Management
When a physical thermal sensor is not available to report temperature, the processor
supports Open Loop Thermal Management (OLTM) that estimates the power consumed
per rank of the memory using the processor's DRAM power meter. A per rank power is
associated with the warm and hot thresholds that, when exceeded, may trigger
memory thermal throttling.
Note Definition
The TDP and Configurable TDP values are the average power dissipation in junction temperature
operating condition limit, for the SKU Segment and Configuration, for which the processor is validated
1
during manufacturing when executing an associated Intel-specified high-complexity workload at the
processor IA core frequency corresponding to the configuration and SKU.
TDP workload may consist of a combination of processor IA core intensive and graphics core intensive
2
applications.
3 Can be modified at runtime by MSR writes, with MMIO and with PECI commands.
'Turbo Time Parameter' is a mathematical parameter (units of seconds) that controls the processor
4 turbo algorithm using a moving average of energy usage. Do not set the Turbo Time Parameter to a
value less than 0.1 seconds. refer to Section 5.1.3.2 for further information.
Shown limit is a time averaged power, based upon the Turbo Time Parameter. Absolute product power
5
may exceed the set limits for short durations or under virus or uncharacterized workloads.
Processor will be controlled to specified power limit as described in Section 5.1.2. If the power value
and/or 'Turbo Time Parameter' is changed during runtime, it may take a short period of time
6
(approximately 3 to 5 times the 'Turbo Time Parameter') for the algorithm to settle at the new control
limits.
This is a hardware default setting and not a behavioral characteristic of the part. The reference BIOS
7
code may override the hardware default power limit values to optimize performance
8 For controllable turbo workloads, the PL2 limit may be exceeded for up to 10 ms.
9 Refer to Table 5-1 for the definitions of 'base', 'TDP-Up' and 'TDP-Down'.
LPM power level is an opportunistic power and is not a guaranteed value as usages and
10
implementations may vary.
Power limits may vary depending on if the product supports the 'TDP-up' and/or 'TDP-down' modes.
11
Default power limits can be found in the PKG_PWR_SKU MSR (614h).
The processor die and OPCM die do not reach maximum sustained power simultaneously since the
12 sum of the 2 dies estimated power budget is controlled to be equal to or less than the package TDP
(PL1) limit. N/A
cTDP down power is based on GT2 equivalent graphics configuration. cTDP down does not decrease
13 the number of active Processor Graphics EUs, but relies on Power Budget Management (PL1) to
achieve the specified power level.
May vary based on SKU, Not all SKUs have cTDP up/down, each SKU has a different base Frequency
14
and cTDP frequency respective.
15 Sustained residencies at high voltages and temperatures may temporarily limit turbo frequency.
Datasheet, Volume 1 of 2 99
Thermal Management
Notes:
1. The thermal solution needs to ensure that the processor temperature does not exceed the TDP Specification Temperature.
2. The processor junction temperature is monitored by Digital Temperature Sensors (DTS). For DTS accuracy, refer to
Section 5.1.5.2.1.
3. For this SKU to be specification compliance to the 90 ºC TDP specification temperature, TCC Offset = 10 and Tau value
should be programed into MSR 1A2h. The recommended TCC_Offset averaging Tau value is 5s. Refer Datasheet Volume 2
for additional details.
Processor
Segment IA Cores,
Hardware
and Graphics, Parameter Min. Max Units Notes
Default
Package Configuratio
n and TDP
Base 3.6 GHz to 3.7 GHz 1.15 GHz to 1.2 GHz 95 1,9,10,
6-Core GT2 95W 11,12,
LFM 0.8 GHz 0.35 GHz N/A 15
Base 2.8 GHz to 3.2 GHz 1.05 GHz to 1.2 GHz 65 1,9,10,
6-Core GT2 65W 11,12,
LFM 0.8 GHz 0.35 GHz N/A 15
2-Core Base 3.1 GHz to 3.9 GHz 1.05 GHz to 1.1 GHz 54 1,9,10,
11,12,
S- GT2/GT1 54W LFM 0.8 GHz 0.35 GHz N/A 15
Processor
Line LGA Base 1.7 GHz to 2.4 GHz 35
Configurable TDP- 1.2 GHz to 1.9 GHz 1.05 GHz to 1.2 GHz 1,9,10,
6-Core GT2 35W Down 25 11,12,
15
LFM 0.8 GHz 0.35 GHz N/A
Base 3.1 GHz to 3.2 GHz 35
4-Core 1.1 GHz 1,9,10,
Configurable TDP-
GT2 2.4 GHz to 2.5 GHz 25 11,12,
Down
35W 15
LFM 0.8 GHz 0.35 GHz N/A
6-Core GT2 Base 3.3 GHz to 3.7 GHz 1.15 GHz to 1.1 GHz 80 1,9,
10,11,
80W LFM 0.8 GHz 0.35 GHz N/A 15
4-Core GT2 Base 3.4 GHz to 3.8 GHz 1.15 GHz to 1.1 GHz 71 1,9,
10,11,
71W LFM 0.8 GHz 0.35 GHz N/A 15
Table 5-6. Low Power and TTV Specifications (S-Processor Line) (Sheet 1 of 2)
Max Power Max Power
Processor IA Cores, TTV TDP Min Max TTV
Package C7 Package C8
Graphics PCG7 (W) TCASE TCASE
(W) (W) 6,7
Configuration and TDP 1,4,5 1,4,5 (°C) (°C)
Table 5-6. Low Power and TTV Specifications (S-Processor Line) (Sheet 2 of 2)
Max Power Max Power
Processor IA Cores, TTV TDP Min Max TTV
Package C7 Package C8
Graphics PCG7 (W) TCASE TCASE
(W) (W) 6,7
Configuration and TDP 1,4,5 1,4,5 (°C) (°C)
Notes:
1. The package C-state power is the worst case power in the system configured as follows:
a. Memory configured for DDR4 2400 and populated with two DIMMs per channel.
b. DMI and PCIe links are at L1
2. Specification at DTS = 50 °C and minimum voltage loadline.
3. Specification at DTS = 35 °C and minimum voltage loadline.
4. These DTS values in Notes 2 - 3 are based on the TCC Activation MSR having a value of 100, Refer
Chapter 5, “Thermal Management Features”.
5. These values are specified at VCC_MAX and VNOM for all other voltage rails for all processor frequencies.
Systems should be designed to ensure the processor is not to be subjected to any static VCC and ICC
combination wherein VCCP exceeds VCCP_MAX at specified ICCP. Refer the loadline specifications.
6. Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the
maximum power that the processor can dissipate. TDP is measured at DTS = -1.TDP is achieved with the
Memory configured for DDR4 2400/2666 2 DIMMs per channel.
7. Platform Compatibility Guide (PCG) (previously known as FMB) provides a design target for meeting all
planned processor frequency requirements.
8. Not 100% tested. Specified by design characterization.
TEMP_TARGET
18 18 6 20 20 6 22 20 16
(TCONTROL) [ºC]
Notes:
1. Digital Thermal Sensor (DTS) based fan speed control is recommended to achieve optimal thermal performance.
2. Intel recommends full cooling capability at approximately the DTS value of -1, to minimize TCC activation risk.
3. For example, if TCONTROL = 20 ºC, Fan acceleration operation will start at 80 ºC (100 ºC - 20 ºC).
Notes:
1. Refer to Table 5-9 for discrete points that constitute the thermal profile.
Table 5-9. Thermal Test Vehicle Thermal Profile for PCG 2015D Processor (Sheet 1 of 2)
Power (W) TCASE_MAX (C) Power (W) TCASE_MAX (C)
0 43.7 46 53.8
2 44.1 48 54.3
4 44.6 50 54.7
6 45.0 52 55.1
8 45.6 54 55.6
10 45.9 56 56.0
12 46.3 58 56.5
14 46.8 60 56.9
16 47.2 62 57.3
18 47.7 64 57.8
20 48.1 66 58.2
22 48.5 68 58.7
24 49.0 70 59.1
26 49.4 72 59.5
28 49.9 74 60.0
Table 5-9. Thermal Test Vehicle Thermal Profile for PCG 2015D Processor (Sheet 2 of 2)
Power (W) TCASE_MAX (C) Power (W) TCASE_MAX (C)
30 50.3 76 60.4
32 50.7 78 60.9
34 51.2 80 61.3
36 51.6 82 61.7
38 52.1 84 62.2
40 52.5 86 62.6
42 52.9 88 63.1
44 53.4 90 63.5
46 53.8 92 63.9
Notes:
1. Refer to Table 5-10 for discrete points that constitute the thermal profile.
Table 5-10. Thermal Test Vehicle Thermal Profile for PCG 2015C Processor (Sheet 1 of 2)
Power (W) TCASE_MAX (C) Power (W) TCASE_MAX (C)
0 44.5 34 57.4
2 44.3 36 58.3
4 45.1 38 59.1
6 46.0 40 59.9
8 46.8 42 60.7
10 47.6 44 61.5
12 48.4 46 62.4
14 49.2 48 63.2
16 50.1 50 64.0
Table 5-10. Thermal Test Vehicle Thermal Profile for PCG 2015C Processor (Sheet 2 of 2)
Power (W) TCASE_MAX (C) Power (W) TCASE_MAX (C)
18 50.9 52 64.8
20 51.7 53 65.2
22 52.5 54 65.6
24 53.3 56 66.5
26 54.2 58 67.3
28 55.0 60 68.1
30 55.8 62 68.9
32 56.6 64 69.7
34 57.4 65 70.2
Notes:
1. Refer to Table 5-11 for discrete points that constitute the thermal profile.
Table 5-11. Thermal Test Vehicle Thermal Profile for PCG 2015B Processor (Sheet 1 of 2)
Power (W) TCASE_MAX (C) Power (W) TCASE_MAX (C)
0 48.2 20 58.4
2 49.2 22 59.4
4 50.2 24 60.4
6 51.3 26 61.5
8 52.3 28 62.5
10 53.3 30 63.5
Table 5-11. Thermal Test Vehicle Thermal Profile for PCG 2015B Processor (Sheet 2 of 2)
Power (W) TCASE_MAX (C) Power (W) TCASE_MAX (C)
12 54.3 32 64.5
14 55.3 34 65.5
16 56.4 35 66.1
18 57.4
Figure 5-5. Thermal Test Vehicle (TTV) Case Temperature (TCASE) Measurement Location
The following supplier can machine the groove and attach a thermocouple to the IHS.
The following supplier is listed as a convenience to Intel's general customers and may
be subject to change without notice. THERM-X OF CALIFORNIA, 3200 Investment Blvd,
Hayward, Ca 94544. George Landis +1-510-441-7566 Ext. 368 george@therm-x.com.
The vendor part number is XTMS1565.
The DTS 1.1 implementation consists of two points: a ΨCA at TCONTROL and a ΨCA at
DTS = -1.
The ΨCA point at DTS = -1 defines the minimum ΨCA required at TDP considering the
worst case system design TAMBIENT design point:
For example, for a 91 W TDP part, the TCASE maximum is 63.7 °C and at a worst case
design point of 40 °C local ambient this will result in:
Similarly for a system with a design target of 45 °C ambient, the ΨCA at DTS = -1
needed will be 0.21 °C/W.
The second point defines the thermal solution performance (ΨCA) at TCONTROL. The
following table lists the required ΨCA for the various TDP processors.
These two points define the operational limits for the processor for DTS 1.1
implementation. At TCONTROL the fan speed must be programmed such that the
resulting ΨCA is better than or equivalent to the required ΨCA listed in the following
table. Similarly, the fan speed should be set at DTS = -1 such that the thermal solution
performance is better than or equivalent to the ΨCA requirements at TAMBIENT-MAX.
The fan speed controller must linearly ramp the fan speed from processor
DTS = TCONTROL to processor DTS = -1.
Table 5-12. Digital Thermal Sensor (DTS) 1.1 Thermal Solution Performance Above
TCONTROL (Sheet 1 of 2)
ΨCA at DTS =
ΨCA at DTS = -1 ΨCA at DTS = -1 ΨCA at DTS = -1
TCONTROL1, 2
At System At System At System
Processor At System
TAMBIENT_MAX TAMBIENT_MAX TAMBIENT_MAX
TAMBIENT_MAX
= 40 °C = 45 °C = 50 °C
= 30 °C
Table 5-12. Digital Thermal Sensor (DTS) 1.1 Thermal Solution Performance Above
TCONTROL (Sheet 2 of 2)
ΨCA at DTS =
ΨCA at DTS = -1 ΨCA at DTS = -1 ΨCA at DTS = -1
TCONTROL1, 2
At System At System At System
Processor At System
TAMBIENT_MAX TAMBIENT_MAX TAMBIENT_MAX
TAMBIENT_MAX
= 40 °C = 45 °C = 50 °C
= 30 °C
Notes:
1. ΨCA at "DTS = TCONTROL" is applicable to systems that have an internal TRISE (TROOM temperature to
Processor cooling fan inlet) of less than 10 °C. In case the expected TRISE is greater than 10 °C, a
correction factor should be used as explained below. For each 1 °C TRISE above 10 °C, the correction
factor (CF) is defined as CF = 1.7 / (processor TDP)
2. Example: A chassis TRISE assumption is 12 °C for a 91 W TDP processor: CF = 1.7 / 91 W = 0.019 /W For
TRISE > 10 °C ΨCA at TCONTROL = (Value provide in Column 2) – (TRISE – 10) * CF ΨCA = 0.45 – (12 – 10)
0.019 = 0.41 °C/W In this case, the fan speed should be set slightly higher, equivalent to
ΨCA = 0.41 °C/W
Using the DTS Thermal Profile, the processor can calculate and report the Thermal
Margin, where a value less than 0 indicates that the processor needs additional cooling,
and a value greater than 0 indicates that the processor is sufficiently cooled.
§§
6 Signal Description
This chapter describes the processor signals. They are arranged in functional groups
according to their associated interface or category. The notations in the following table
are used to describe the signal type.
The signal description also includes the type of buffer used for the particular signal
(Refer the following table).
I Input pin
O Output pin
Availability Signal Availability condition - based on segment, SKU, platform type or any other factor
1
Asynchronous Signal has no timing relationship with any reference clock.
Note:
1. Qualifier for a buffer type.
DDR0_DQ[63:0] Data Buses: Data signals interface to the SDRAM U and H -Processor
data buses. I/O LPDDR3 SE
DDR1_DQ[63:0] Line
ECC Data Buses: Data buses for ECC Check Byte. ECC UDIMM/SODIM
DDR0_ECC[7:0] Modules with S and H-
I/O DDR4 SE
DDR1_ECC[7:0] Processor Line
processors
Data Strobes: Differential data strobe pairs. The The 9’th signals[8] are
DDR0_DQSP[87:0] data is captured at the crossing point of DQS during applicable for UDIMM/
DDR0_DQSN[87:0] read and write transactions. SODIM module with
I/O DDR4 Diff ECC. in S and H-
DDR1_DQSP[87:0] Processor Line
DDR1_DQSN[87:0] processorsAll
Processor Lines
Chip Select: (1 per rank). These signals are used [1:0] applicable for All
to select particular SDRAM components during the Processor Lines.
DDR0_CS#[3:0][1:0]
active state. There is one Chip Select for each O DDR4 SE [3:2] applicable only
DDR1_CS#[3:0][1:0] SDRAM rank. in S and H-Processor
Line processors
On Die Termination: (1 per rank). Active SDRAM [0,1] applicable for All
Termination Control. Processor Lines.
DDR0_ODT[3:0][1:0]
O DDR4 SE [3:2] applicable only
DDR1_ODT[3:0][1:0]
in S and H-Processor
Line processors
Bank Group: BG[0:1] define to which bank group All processor lines
an Active, Read, Write or Precharge command is SO-DIMM, x8 DRAMs,
DDR0_BG[1:0] being applied. x16 DDP DRAMs
O DDR4 SE
DDR1_BG[1:0] BG0 also determines which mode register is to be devices use BG[1:0].
accessed during a MRS cycle. x16 SDP DRAMs
devices use BG[0]
Notes:
1. N/A
2. DDI3_AUXN and DDI3_AUXP are valid in U-Processor Line but should be considered as reserved pins.
BCLKP
100 MHz Differential bus clock input to the processor I Diff
BCLKN
PCI_BCLKP
100 MHz Clock for PCI Express* logic I Diff
PCI_BCLKN
VccSA Processor System Agent power rail I Power — All Processor Lines
Processor I/O power rail. Consists of VCCIO and
VccIO VccIO_DDR. VCCIO and VCCIO_DDR should be isolated I Power — All Processor Lines
from each other.
VccST Sustain voltage for processor standby modes I Power — All Processor Lines
VccSTG Gated sustain voltage for processor standby modes I Power — U/H-Processor Lines
Processors w/ On-
VccOPC I Power -
Package Cache
Processor OPC power rails Processors w/ On-
VccOPC_1p8 I Power -
Note: Unconnected for Processors without OPC. Package Cache
Processors w/ On-
VccEOPIO I Power -
Package Cache
Processors w/ On-
VssOPC_SENSE N/A Ground -
Package Cache
Processors w/ On-
VssEOPIO_SENSE N/A Ground -
Package Cache
Note: VssSA_VssIO_SENSE is available only on S-Processor line and designated to have the GND reference for sense both
VCCSA and VCCIO power rails.
Arbitrary connection of these signals to VCC, VDDQ, VSS, or to any other signal
(including each other) may result in component malfunction or incompatibility with
future processors. Refer Table 6-16. For reliable operation, always connect unused
inputs or bi-directional signals to an appropriate signal level. Unused active high inputs
should be connected through a resistor to ground (VSS). Unused outputs may be left
unconnected however, this may interfere with some Test Access Port (TAP) functions,
complicate debug probing and prevent boundary scan testing. A resistor should be used
when tying bi-directional signals to power or ground. When tying any signal to power or
ground, the resistor can also be used for system testability.
Vss_NCTF Non-Critical To Function: These signals are for package mechanical reliability.
RSVD Reserved: All signals that are RSVD should not be connected on the board.
RSVD_NCTF Reserved Non-critical To Function: RSVD_NCTF should not be connected on the board.
RSVD_TP Test Point: Intel recommends to route each RSVD_TP to an accessible test point. Intel
may required these test point for platform specific debug. Leaving these test point
inaccessible could delay debug bu Intel.
§§
7 Electrical Specifications
Individual processor VID values may be set during manufacturing so that two devices
at the same processor IA core frequency may have different default VID settings. This
is shown in the VID range values in Section 7.2. The processor provides the ability to
operate while transitionally to an adjacent VID and its associated voltage. This will
represent a DC shift in the loadline.
7.2 DC Specifications
The processor DC specifications in this section are defined at the processor signal pins,
unless noted otherwise.
• The DC specifications for the LPDDR3/DDR4 signals are listed in the Voltage and
Current Specifications section.
• The Voltage and Current Specifications section lists the DC specifications for the
processor and are valid only while meeting specifications for junction temperature,
clock frequency, and input voltages. Read all notes associated with each parameter.
• AC tolerances for all DC rails include dynamic load currents at switching frequencies
up to 1 MHz.
Table 7-2. Processor IA core (Vcc) Active and Idle Mode DC Voltage and Current
Specifications (Sheet 1 of 3)
Symbol Parameter Segment Min Typ Max Unit Note1
Table 7-2. Processor IA core (Vcc) Active and Idle Mode DC Voltage and Current
Specifications (Sheet 2 of 3)
Symbol Parameter Segment Min Typ Max Unit Note1
Table 7-2. Processor IA core (Vcc) Active and Idle Mode DC Voltage and Current
Specifications (Sheet 3 of 3)
Symbol Parameter Segment Min Typ Max Unit Note1
Table 7-3. Processor Graphics (VccGT) Supply DC Voltage and Current Specifications
(Sheet 1 of 3)
Symbol Parameter Segment Min Typ Max Unit Note1
Active voltage
Operating 2, 3,
Range for All 0 — 1.52 V
voltage 6, 8
VccGT
IccMAX_GT Max. Current U-Processor Line (28W) -
(U- for Processor 4-Core GT3 with OPC — — 64 A 6
Processors) Graphics Rail
Table 7-3. Processor Graphics (VccGT) Supply DC Voltage and Current Specifications
(Sheet 2 of 3)
Symbol Parameter Segment Min Typ Max Unit Note1
+30/-
PS0 — — ±10 ±15
10
Ripple
Ripple +30/- mV 3, 4
Tolerance PS1 — — ±15 ±15
10
+30/- +30/-
PS2 — — +30/-10
10 10
+30/- +30/-
PS3 — — +30/-10
10 10
U-4-Core GT3+OPC — — 2
U-4-Core GT2 — — 3.1
H- Hexa/4-Core GT2 — — 2.7
VccGT Loadline 7, 9,
DC_LL S-6-Core GT2 — — 3.1 m
slope 10
S-4-Core GT2 — — 3.1
S-2-Core GT2/GT1 — — 3.1
— — 3.1
Table 7-3. Processor Graphics (VccGT) Supply DC Voltage and Current Specifications
(Sheet 3 of 3)
Symbol Parameter Segment Min Typ Max Unit Note1
Max —
T_OVS_MA
Overshoot — — 10 s
X
time
V_OVS_MA Max —
— — 70 mV
X Overshoot
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and
cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the
same frequency may have different settings within the VID range. This differs from the VID employed by the processor
during a power or thermal management event (Intel Adaptive Thermal Monitor, Enhanced Intel SpeedStep Technology, or
low-power states).
3. The voltage specification requirements are measured across VccGT_SENSE and VssGT_SENSE as near as possible to the
processor with an oscilloscope set to 100-MHz bandwidth, 1.5 pF maximum probe capacitance, and 1 M minimum
impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the
system is not coupled into the oscilloscope probe.
4. PSx refers to the voltage regulator power state as set by the SVID protocol.
5. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and
cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the
same frequency may have different settings within the VID range. This differs from the VID employed by the processor
during a power or thermal management event (Intel Adaptive Thermal Monitor, Enhanced Intel SpeedStep Technology, or
low-power states).
6.
7. LL measured at sense points.
8. Operating voltage range in steady state.
9. LL specification values should not be exceeded. If exceeded, power, performance and reliability penalty are expected.
10. Load Line (AC/DC) should be measured by the VRTT tool and programmed accordingly via the BIOS Load Line override
setup options. AC/DC Load Line BIOS programming directly affects operating voltages (AC) and power measurements (DC).
A superior board design with a shallower AC Load Line can improve on power, performance, and thermals compared to
boards designed for POR impedance.
Table 7-4. Memory Controller (VDDQ) Supply DC Voltage and Current Specifications
(Sheet 1 of 2)
Symbol Parameter Segment Min Typ Max Unit Note1
Table 7-4. Memory Controller (VDDQ) Supply DC Voltage and Current Specifications
(Sheet 2 of 2)
Symbol Parameter Segment Min Typ Max Unit Note1
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. The current supplied to the DIMM modules is not included in this specification.
3. Includes AC and DC error, where the AC noise is bandwidth limited to under 100 MHz, measured on package pins.
4. No requirement on the breakdown of AC versus DC noise.
5. The voltage specification requirements are measured as near as possible to the processor with an oscilloscope set to 100-
MHz bandwidth, 1.5 pF maximum probe capacitance, and 1 M minimum impedance. The maximum length of ground wire
on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe.
6. For Voltage less than 1V, TOB will be 50 mV.
Table 7-5. System Agent (VccSA) Supply DC Voltage and Current Specifications (Sheet 1
of 2)
Note1,
Symbol Parameter Segment Min Typ Max Unit 2
Table 7-5. System Agent (VccSA) Supply DC Voltage and Current Specifications (Sheet 2
of 2)
Note1,
Symbol Parameter Segment Min Typ Max Unit 2
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. Long term reliability cannot be assured in conditions above or below Max/Min functional limits.
3. The voltage specification requirements are measured across VccSA_SENSE and VssSA_SENSE as near as possible to the
processor with an oscilloscope set to 100-MHz bandwidth, 1.5 pF maximum probe capacitance, and 1 M minimum
impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the
system is not coupled into the oscilloscope probe.
4. PSx refers to the voltage regulator power state as set by the SVID protocol.
5. VccSA voltage during boot (Vboot)1.05V for a duration of 2 seconds.
6. LL measured at sense points.
7. LL specification values should not be exceeded. If exceeded, power, performance and reliability penalty are expected.
8. Load Line (AC/DC) should be measured by the VRTT tool and programmed accordingly via the BIOS Load Line override
setup options. AC/DC Load Line BIOS programming directly affects operating voltages (AC) and power measurements
(DC). A superior board design with a shallower AC Load Line can improve on power, performance, and thermals compared
to boards designed for POR impedance.
9. For Voltage less than 1V, TOB will be 50 mV.
Table 7-6. Processor I/O (VccIO) Supply DC Voltage and Current Specifications
Symbol Parameter Segment Min Typ Max Unit Note1,2
VccEOPIO may be connected to OPC VR. The processor can drive VR to LPM (Low Power
Mode) which sets VR output to 0V using ZVM# signal (as shown in Table 7-8,
“Processor OPC (VccOPC), Processor EOPIO (VccEOPIO) Supply DC Voltage and Current
Specifications”).
Note: VccOPC, VccEOPIO and VccOPC_1P8 are unconnected for Processors without OPC
0 N/A 0
VccOPC V
1 N/A 1.0
0 x 0
VccEOPIO V
1 1 1.0
Table 7-8. Processor OPC (VccOPC), Processor EOPIO (VccEOPIO) Supply DC Voltage and
Current Specifications
Note1,
Symbol Parameter Segment Min Typ Max Unit 2
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. Long term reliability cannot be assured in conditions above or below Max/Min functional limits.
3. The voltage specification requirements are measured across VccOPC_SENSE/VccEOPIO_SENSE and VssEOPIO_SENSE/
VssOPC_SENSE as near as possible to the processor with an oscilloscope set to 100-MHz bandwidth, 1.5 pF maximum probe
capacitance, and 1 M minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm.
Ensure external noise from the system is not coupled into the oscilloscope probe.
4. OS occurs during power on only, not during normal operation
5. For Voltage less than 1V, TOB will be 50 mV.
6. For share VR options between VCCOPC and VCCEOPIO refer to Intel Design Guidelines.
Note: VccOPC, VccEOPIO and VccOPC_1P8 are unconnected for Processors without OPC
Table 7-9. Processor OPC (VccOPC_1p8) Supply DC Voltage and Current Specifications
(Sheet 1 of 2)
Symbol Parameter Segment Min Typ Max Unit Note1,2
Table 7-9. Processor OPC (VccOPC_1p8) Supply DC Voltage and Current Specifications
(Sheet 2 of 2)
Symbol Parameter Segment Min Typ Max Unit Note1,2
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. Long term reliability cannot be assured in conditions above or below Max/Min functional limits.
3. The voltage specification requirements are measured as near as possible to the processor with an oscilloscope set to 100-
MHz bandwidth, 1.5 pF maximum probe capacitance, and 1 M minimum impedance. The maximum length of ground
wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope
probe.
Table 7-10. Vcc Sustain (VccST) Supply DC Voltage and Current Specifications
1,2
Symbol Parameter Segment Min Typ Max Units Notes
Table 7-11. Vcc Sustain Gated (VccSTG) Supply DC Voltage and Current Specifications
1,2
Symbol Parameter Segment Min Typ Max Units Notes
Table 7-12. Processor PLL (VccPLL) Supply DC Voltage and Current Specifications
Symbol Parameter Segment Min Typ Max Unit Notes1,2
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. Long term reliability cannot be assured in conditions above or below Max/Min functional limits.
3. The voltage specification requirements are measured on package pins as near as possible to the processor with an
oscilloscope set to 100-MHz bandwidth, 1.5 pF maximum probe capacitance, and 1 M minimum impedance. The maximum
length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the
oscilloscope probe.
4. For Voltage less than 1V, TOB will be 50 mV.
5. In addition a low pass filter or behavior like is required, the low pass filter requirements are 150KHz cut-off frequency and -
20dB/Decade attenuation for higher frequencies.
6. TOB values should not exceed VCCPLL min and max values.
7. For noise frequency @ 150 KHz.
Table 7-13. Processor PLL_OC (VccPLL_OC) Supply DC Voltage and Current Specifications
Un
Symbol Parameter Segment Min Typ Max Notes1,2
it
120
U-Processor Line - 4-Core GT3+OPC
130
H-Processor Line - 6-Core GT2
Max Current for TBD
IccMAX_VCCPLL_OC S-Processor Line - 4-Core GT2 — — mA
VccPLL_OC Rail 130
S-Processor Line - 6-Core GT2
130
S-Processor Line - 2-Core GT2/GT1
130
Notes:
1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These
specifications will be updated with characterized data from silicon measurements at a later date.
2. Long term reliability cannot be assured in conditions above or below Max/Min functional limits.
3. The voltage specification requirements are measured on package pins as near as possible to the processor with an
oscilloscope set to 100-MHz bandwidth, 1.5 pF maximum probe capacitance, and 1 M minimum impedance. The maximum
length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the
oscilloscope probe.
4. For Voltage less than 1V, TOB will be 50 mV.
Notes:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. VIL is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low value.
3. VIH is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high value.
4. VIH and VIL may experience excursions above VDDQ. However, input signal drivers should comply with the signal quality
specifications.
5. This is the pull up/down driver resistance after compensation. Note that BIOS power training may change these values
significantly based on margin/power trade-off. Refer processor I/O Buffer Models for I/V characteristics.
6. DDR_RCOMP resistance should be provided on the system board with ±1% resistors. DDR_RCOMP resistors are to VSS.
DDR_RCOMP resistors are installed on the package.
7. DDR_VREF is defined as VDDQ/2 for DDR4
8. RON tolerance is preliminary and might be subject to change.
9. The value will be set during the MRC boot training within the specified range.
10. Processor may be damaged if VIH exceeds the maximum voltage for extended periods.
11. Final value determined by BIOS power training, values might vary between bytes and/or units.
12. VREF values determined by BIOS training, values might vary between units.
13. VREF(INT) is a trainable parameter whose value is determined by BIOS for margin optimization.
14. DDR1_Vref_DQ connected to Channel 1 VREF_CA.
15. DDR_Vref_CA connected to Channel 0 VREF_CA.
Notes:
1. VccIO depends on segment.
2. VOL and VOH levels depends on the level chosen by the Platform.
Notes:
1. COMP resistance is to VCOMP_OUT.
2. eDP_RCOMP resistor should be provided on the system board.
Notes:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. The Vcc referred to in these specifications refers to instantaneous Vcc levels.
3. For VIN between “0” V and Vcc Measured when the driver is tri-stated.
4. VIH and VOH may experience excursions above Vcc. However, input signal drivers should comply with the signal quality
specifications.
5. N/A
Table 7-20. GTL Signal Group and Open Drain Signal Group DC Specifications
Symbol Parameter Min Max Units Notes1
Notes:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. The VccST referred to in these specifications refers to instantaneous VccST/IO.
3. For VIN between 0 V and VccST. Measured when the driver is tri-stated.
4. VIH and VOH may experience excursions above VccST. However, input signal drivers should comply with the signal quality
specifications.
5. N/A
6. Those VIL/VIH values are based on ODT disabled (ODT Pull-up not exist).
VccST nominal levels will vary between processor families. All PECI devices will operate
at the VccST level determined by the processor installed in the system.
Notes:
1. VccST supplies the PECI interface. PECI behavior does not affect VccST min/max specifications.
2. The leakage specification applies to powered devices on the PECI bus.
3. The PECI buffer internal pull up resistance measured at 0.75* VccST.
The input buffers in both client and host models should use a Schmitt-triggered input
design for improved noise immunity. Use the following figure as a guide for input buffer
design.
§§
8 Package Mechanical
Specifications
Notes:
1. The thermal solution attach mechanism should not induce continuous stress to the package. It may only
apply a uniform load to the die to maintain a thermal interface.
2. This specification applies to the uniform compressive load in the direction perpendicular to the dies’ top
surface. Load should be centered on processor die center.
3. This specification is based on limited testing for design characterization.
4. This load limit assumes the use of a backing plate.
Notes:
1. TABSOLUTE STORAGE applies to the un-assembled component only and does not apply to the shipping
media, moisture barrier bags or desiccant. Refers to a component device that is not assembled in a board
or socket that is not to be electrically connected to a voltage reference or I/O signals.
2. Specified temperatures are based on data collected. Exceptions for surface mount re-flow are specified
by applicable JEDEC J-STD-020 and MAS documents. The JEDEC, J-STD-020 moisture level rating and
associated handling practices apply to all moisture sensitive de-vices removed from moisture barrier bag.
3. Post board attach storage temperature limits are not specified for non-Intel branded boards. Consult your
board manufacturer for storage specifications
§§